CSR DESCRIPTIONS
Copyright 1995, S
YS
I
RAN
Corp.
5-2 VME3U
H/W
REFERENCE
Table 5-1 CSR0
Bits
General S Enable and Reset (READ/WRITE)
1-0
Network Communications Mode - Bit 0 controls the receive enable, and Bit 1 controls the
transmit enable.
00
None - In this mode, all communications between the node shared memory and the
network is inhibited. The node is still able to pass network traffic but does not receive or
transmit any data. Loopback modes are also meaningless unless the Host to Shared
Memory WRITE bit is enabled.
01
Receive Only - In this mode, any received message is processed and written to node
shared memory. Data written by the host is placed in the node shared memory and in the
Transmit FIFO but is not sent out on the network. In this mode, the Transmit FIFO will fill
and if the Error Interrupt is enabled, Transmit FIFO full interrupt will be triggered. Before
changing modes from Receive-Only to either Transmit-Only or Transmit/Receive, the
Transmit FIFO should be cleared. If not, all buffered transmit messages will be sent out on
the network.
10
Transmit Only - In this mode, any received message bypasses the shared memory and is
passed on. Any message written by the host to node shared memory is transmitted on the
network. However, any received message is not written to node shared memory.
(Transmissions are subject to data filter characteristics.)
11
Transmit/Receive - In this mode, any received message is processed, written to node
shared memory and passed on. Any message written by the host to node shared memory is
transmitted on the network. This is the normal operation. (Transmissions are subject to
data filter characteristics.)
2
Redundant Transceiver Toggle - When this bit is cycled ‘0’, ‘1’, ‘0’, the optional redundant
transceiver selected link is changed.
3
Host Interrupt Enable - When this bit is set, a received message that is written to node shared
memory as an interrupt will generate an interrupt request, and the address will be written to the
Interrupt FIFO. This bit must be set in order to receive any interrupts from the network.
Содержание SCRAMNet+ VME3U
Страница 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Страница 2: ......
Страница 4: ......
Страница 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Страница 72: ...CSR DESCRIPTIONS Copyright 1995 SYSIRAN Corp 5 18 VME3U H W REFERENCE This page intentionally left blank...
Страница 73: ...Copyright 1995 SYSIRAN Corp 6 1 VME3U H W REFERENCE 6 0 PHYSICAL FEATURES Figure 6 12 VME3U Layout...
Страница 76: ...PHYSICAL FEATURES Copyright 1995 SYSIRAN Corp 6 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 78: ......
Страница 92: ......
Страница 96: ......
Страница 100: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 4 VME3U H W REFERENCE C 5 Fiber Optic Bypass Switch...
Страница 101: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 5 VME3U H W REFERENCE Figure C 2 Fiber Optic Bypass Switch...
Страница 102: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 6 VME3U H W REFERENCE Figure C 3 Housing Dimensions...
Страница 104: ......
Страница 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Страница 116: ......
Страница 120: ...CONFIGURATION AID Copyright 1995 SYSIRAN Corp E 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 121: ...F APPENDIX F ACRONYMS...
Страница 122: ......
Страница 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Страница 125: ...G APPENDIX G GLOSSARY...
Страница 126: ......
Страница 134: ...GLOSSARY Copyright 1995 SYSlRAN Corp G 8 VME3U H W REFERENCE This page intentionally left blank...