OPERATION
Copyright 1995, S
YS
I
RAN
Corp.
4-8
VME3U H/W REFERENCE
Table 4-3 ACR Functions
Bit Function
0
Receive Interrupt Enable (RIE)
1
Transmit Interrupt Enable (TIE)
2
External Trigger 1
3
External Trigger 2
4
HIPRO Location Enable
7-5 Reserved
If these ACR actions are disabled, then no action will be taken when an interrupt
condition exists unless override bits are set in CSR0 or CSR8.
The external trigger and/or interrupt action and/or HIPRO mode for a particular shared-
memory location is defined by setting these bits. Once the ACR has been defined, the
ACR Enable bit (CSR0, bit 4) should be set back to zero so that shared-memory can
again be accessed. The ACR actions are still in effect, but the ACR bytes can no longer be
accessed while the ACR Enable bit is zero.
In order for the ACR values to take effect for interrupt action, the following
SCRAMNet
+
CSR actions should be considered for the type of interrupt operation
desired:
•
Host Interrupt Enable to receive network interrupts
•
Network Interrupt Enable to transmit network interrupts
•
Interrupt on Memory Mask Match Enable for interrupts from memory
WRITEs
Receive and/or Transmit (CSR0[1:0]) must be enabled in order for the node to receive
and/or transmit network data. There are other combinations of CSR settings to achieve
varied interrupt results. Section 5 describes the SCRAMNet
+
CSRs in detail.
In order for the external triggers 1 and 2 to take place, ACR bits 2 and 3, respectively,
must be set. In order for the HIPRO mode to become active, ACR, bit 4 must be set for
those selected memory addresses where this is to occur. Additionally, CSR2, bit 13 must
be set to enable the HIPRO mode. All five of the defined bits of the ACR can be used in
any combination to achieve varied results for any shared-memory location.
Содержание SCRAMNet+ VME3U
Страница 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Страница 2: ......
Страница 4: ......
Страница 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Страница 72: ...CSR DESCRIPTIONS Copyright 1995 SYSIRAN Corp 5 18 VME3U H W REFERENCE This page intentionally left blank...
Страница 73: ...Copyright 1995 SYSIRAN Corp 6 1 VME3U H W REFERENCE 6 0 PHYSICAL FEATURES Figure 6 12 VME3U Layout...
Страница 76: ...PHYSICAL FEATURES Copyright 1995 SYSIRAN Corp 6 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 78: ......
Страница 92: ......
Страница 96: ......
Страница 100: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 4 VME3U H W REFERENCE C 5 Fiber Optic Bypass Switch...
Страница 101: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 5 VME3U H W REFERENCE Figure C 2 Fiber Optic Bypass Switch...
Страница 102: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 6 VME3U H W REFERENCE Figure C 3 Housing Dimensions...
Страница 104: ......
Страница 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Страница 116: ......
Страница 120: ...CONFIGURATION AID Copyright 1995 SYSIRAN Corp E 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 121: ...F APPENDIX F ACRONYMS...
Страница 122: ......
Страница 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Страница 125: ...G APPENDIX G GLOSSARY...
Страница 126: ......
Страница 134: ...GLOSSARY Copyright 1995 SYSlRAN Corp G 8 VME3U H W REFERENCE This page intentionally left blank...