DESCRIPTION
Copyright 1995, S
YS
I
RAN
Corp.
3-6 VME3U
H/W
REFERENCE
3.6.1 Network Interrupt WRITEs
FOREIGN MESSAGE
The node can receive a message from another node with the interrupt bit set. If Receive
Interrupt Enable (ACR, bit 0) and Interrupt Mask Match Enable (CSR0, bit 5) are
enabled, the data is written to shared memory and the address is placed on the Interrupt
FIFO.
NATIVE MESSAGE
If the message received was originated by the node, and Write Own Slot Enable (CSR2,
bit 9) and Enable Interrupt on Own Slot (CSR2, bit 10) are enabled, the host has
authorized a Self-Interrupt. The data is written to shared memory and the address is
placed on the Interrupt FIFO.
Network Interrupt WRITEs can be accomplished by two methods:
Selected. Data WRITEs to selected shared memory locations from the network.
Forced. Any data WRITEs to any shared memory from the network.
In either case, the node can be configured to WRITE to itself. This condition is called
“Self Interrupt” .
3.6.2 Selected
The “selected” method requires choosing SCRAMNet
+
shared-memory locations on
each node to receive and/or to transmit interrupts. These shared-memory locations may
also be used to generate signals to external triggers. The procedure for selecting shared-
memory locations for interrupts and/or external triggers is explained in the paragraph on
the Auxiliary Control RAM, paragraph 3.5.
OUTGOING INTERRUPT
The Outgoing Interrupt is described in Figure 3-3. If both Transmit Interrupt Enable
(ACR, bit 1) and Network Interrupt Enable (CSR0, bit 8) are set, and a data item is
transmitted to any of the selected-interrupt memory locations, then an interrupt message
is sent out on the network. This message will generate interrupts to any processors on the
network that have that same shared-memory location selected to receive interrupts.
INCOMING INTERRUPT
Figure 3-4 demonstrates the process of receiving a message with the interrupt bit set. The
data is written to shared memory and the address is placed in CSR5 and CSR4 to await
being sent to the host. If the Receive Interrupt Enable (ACR, bit 0), Host Interrupt Enable
(CSR0, bit 3), and the Interrupt Memory Mask Match Enable (CSR, bit 5) are set, and
network interrupt data is received for any one of the selected interrupt memory locations
the following occurs:
the data is stored in that location
the SCRAMNet
+
address of the memory location is placed on the Interrupt FIFO queue,
and
an interrupt is sent to the processor.
Содержание SCRAMNet+ VME3U
Страница 1: ...SCRAMNet Network VME3U Hardware Reference Document No D T MR VME3U A 0 A2...
Страница 2: ......
Страница 4: ......
Страница 52: ...OPERATION Copyright 1995 SYSIRAN Corp 4 26 VME3U H W REFERENCE Figure 4 10 Quad Switch...
Страница 72: ...CSR DESCRIPTIONS Copyright 1995 SYSIRAN Corp 5 18 VME3U H W REFERENCE This page intentionally left blank...
Страница 73: ...Copyright 1995 SYSIRAN Corp 6 1 VME3U H W REFERENCE 6 0 PHYSICAL FEATURES Figure 6 12 VME3U Layout...
Страница 76: ...PHYSICAL FEATURES Copyright 1995 SYSIRAN Corp 6 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 78: ......
Страница 92: ......
Страница 96: ......
Страница 100: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 4 VME3U H W REFERENCE C 5 Fiber Optic Bypass Switch...
Страница 101: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 5 VME3U H W REFERENCE Figure C 2 Fiber Optic Bypass Switch...
Страница 102: ...SPECIFICATIONS Copyright 1995 SYSIRAN Corp C 6 VME3U H W REFERENCE Figure C 3 Housing Dimensions...
Страница 104: ......
Страница 115: ...E APPENDIX E CONFIGURATION AIDS TABLE OF CONTENTS...
Страница 116: ......
Страница 120: ...CONFIGURATION AID Copyright 1995 SYSIRAN Corp E 4 VME3U H W REFERENCE This page intentionally left blank...
Страница 121: ...F APPENDIX F ACRONYMS...
Страница 122: ......
Страница 124: ...ACRONYM Copyright 1995 SYSlRAN Corp F 2 VME3U H W REFERENCE This page intentionally left blank...
Страница 125: ...G APPENDIX G GLOSSARY...
Страница 126: ......
Страница 134: ...GLOSSARY Copyright 1995 SYSlRAN Corp G 8 VME3U H W REFERENCE This page intentionally left blank...