15.2 Page 1 Registers Si5391
Table 15.39. 0x0102 All Output Clock Driver Disable
Reg Address
Bit Field
Type
Setting Name
Description
0x0102
0
R/W
OUTALL_DISA-
BLE_LOW
0: Disables all output drivers.
1: No output drivers are disabled by this bit, but other
signals may disable the outputs.
Table 15.40. 0x0103 Clock Output 0A Configs and R0A Divider Configuration
Reg Address
Bit Field
Type
Setting Name
Description
0x0103
0
R/W
OUT0A_PDN
Powerdown output driver.
0: Normal Operation (default)
1: Powerdown output driver
When powered down, outputs pins will be high impe-
dance with a light pull down effect.
0x0103
1
R/W
OUT0A_OE
Enable/Disable individual output.
0: Disable output (default)
1: Enable output
0x0103
2
R/W
OUT0A_RDIV_FOR
CE2
Force R0A output divider divideby-2.
0: R0A_REG sets divide value (default)
1: Divide value forced to divide-by-2
Setting R0A_REG=0 will not set the divide value to divide-by-2 automatically. OUT0A_RDIV_FORCE2 must be set to a value of 1 to
force R0A to divide-by-2. Note that the R0A_REG value will be ignored while OUT0A_RDIV_FORCE2 = 1. See R0A_REG registers,
0x0247-0x0249, for more information.
Table 15.41. 0x0104 Clock Output 0A Format
Reg Address
Bit Field
Type
Setting Name
Description
0x0104
2:0
R/W
OUT0A_FORMAT
0: Reserved
1: normal differential
2: low power differential
3: reserved
4: LVCMOS
5–7: Reserved
0x0104
3
R/W
OUT0A_SYNC_EN 0 disable
1: Enable
Enable/disable synchronized (glitchless) operation.
When enabled, the power down and output enables are
synchronized to the output clock.
Si5391 Reference Manual • Si5391A/B Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
73
Rev. 0.5 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • January 11, 2022
73