RTD Embedded Technologies, Inc.
|
www.rtd.com
52
DM35425HR User’s Manual
6.6.7
EXT_CLK_EDGE
(R
EAD
/W
RITE
)
Selects which edge detect to trigger on. This is a bit settable register.
0= Rising Edge Detect, 1= Fall Edge Detect.
6.6.8
EXT_CLK_PW
N
(R
EAD
/W
RITE
)
This register is used to increase the pulse width of the clock. When set to 0x00 the pulse width is high for 25ns. By incrementing this register by
0x01 the pulse width stays high for additional 25ns.
NOTE: If EXT_CLK_PWn is set to be wider than the EXT_CLKn_CFG Clock
Frequency the signal will just stay high.
6.6.9
EXT_CLK
N
_CFG
(R
EAD
/W
RITE
)
Selects clocking method.
B[7:0]:
0x00:
Disables External Clocking.
0x80:
Not Gated: EXT_CLKn will be inputted/outputted independent of the EXT_CLK_GATEn corresponding gate value.
0x81:
Clock Gated (High): EXT_CLKn will be inputted when the EXT_CLK_GATEn corresponding gate value is high, this
doesn’t affect when
outputting a clock.
0x82:
Clock Gated (Low): EXT_CLKn will be inputted when the EXT_CLK_GATE
n corresponding gate value is low, this doesn’t
affect when outputting a clock.