CPG0500A_000020020300
Rev. 1.00, 09/03, page 611 of 704
Section 21 Clock Pulse Generator
This LSI incorporates a clock pulse generator which generates the system clock (
φ
) and internal
clock. The clock pulse generator consists of an oscillator, duty adjustment circuit, and divider.
Figure 21.1 shows a block diagram of the clock pulse generator.
System clock
To pin
Internal clock
To peripheral modules
Oscillator
SCKCR: System clock control register
[Legend]
Duty
adjustment
circuit
Divider
SCKCR
SCK2 to SCK0
EXTAL
XTAL
Figure 21.1 Block Diagram of Clock Pulse Generator
The internal frequency is changed by software according to the settings of the system clock
control register (SCKCR).
Содержание H8S/2437
Страница 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Страница 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Страница 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Страница 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Страница 168: ...Rev 1 00 09 03 page 130 of 704 ...
Страница 336: ...Rev 1 00 09 03 page 298 of 704 ...
Страница 402: ...Rev 1 00 09 03 page 364 of 704 ...
Страница 454: ...Rev 1 00 09 03 page 416 of 704 ...
Страница 512: ...Rev 1 00 09 03 page 474 of 704 ...
Страница 562: ...Rev 1 00 09 03 page 524 of 704 ...
Страница 648: ...Rev 1 00 09 03 page 610 of 704 ...
Страница 672: ...Rev 1 00 09 03 page 634 of 704 ...
Страница 732: ...Rev 1 00 09 03 page 694 of 704 ...
Страница 742: ...Rev 1 00 09 03 page 704 of 704 ...
Страница 745: ......
Страница 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...