Rev. 1.00, 09/03, page 122 of 704
16-Bit, 3-State Data Access Space:
Figures 6.22 to 6.24 show bus timings for a 16-bit, 3-state access space. When a 16-bit access
space is accessed, the address bus uses all buses (AD15 to AD0), the upper half (AD15 to AD8) of
the data bus is used for even addresses, and the lower half (AD7 to AD0) for odd addresses. Data
cycle wait states can be inserted.
T
1
AD15 to AD8
T
AW
T
2
T
3
T
DSW
T
5
T
4
Read Cycle
Write Cycle
Address
Data
Note:
n = 1 to 3
Address
Data
Data
T
1
T
AW
T
2
T
3
T
DSW
T
5
T
4
Address
Address
Data
AD7 to AD0
Address
Address
Figure 6.22 Bus Timing for 16-Bit, 3-State Data Access Space (1)
(Even Byte Access, with Address Wait)
Содержание H8S/2437
Страница 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Страница 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Страница 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Страница 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Страница 168: ...Rev 1 00 09 03 page 130 of 704 ...
Страница 336: ...Rev 1 00 09 03 page 298 of 704 ...
Страница 402: ...Rev 1 00 09 03 page 364 of 704 ...
Страница 454: ...Rev 1 00 09 03 page 416 of 704 ...
Страница 512: ...Rev 1 00 09 03 page 474 of 704 ...
Страница 562: ...Rev 1 00 09 03 page 524 of 704 ...
Страница 648: ...Rev 1 00 09 03 page 610 of 704 ...
Страница 672: ...Rev 1 00 09 03 page 634 of 704 ...
Страница 732: ...Rev 1 00 09 03 page 694 of 704 ...
Страница 742: ...Rev 1 00 09 03 page 704 of 704 ...
Страница 745: ......
Страница 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...