Rev.1.00, 09/03, page xi of xxxviii
5.6
Interrupt Control Modes and Interrupt Operation ............................................................. 81
5.6.1
Interrupt Control Mode 0 ..................................................................................... 81
5.6.2
Interrupt Control Mode 2 ..................................................................................... 83
5.6.3
Interrupt Exception Handling Sequence .............................................................. 85
5.6.4
Interrupt Response Times .................................................................................... 87
5.7 Usage
Notes ...................................................................................................................... 88
5.7.1
Contention between Interrupt Generation and Disabling..................................... 88
5.7.2
Instructions that Disable Interrupts ...................................................................... 89
5.7.3
Times when Interrupts are Disabled .................................................................... 89
5.7.4
Interrupts during Execution of EEPMOV Instruction.......................................... 89
5.7.5
IRQ
Pin Select...................................................................................................... 89
5.7.6
Note on IRQ Status Register (ISR) ...................................................................... 90
Section 6 Bus Controller (BSC)........................................................................ 91
6.1 Features ............................................................................................................................. 91
6.2 Input/Output
Pins .............................................................................................................. 93
6.3 Register
Descriptions ........................................................................................................ 94
6.3.1
Bus Control Register (BCR) ................................................................................ 94
6.3.2
Area Control Register (BCRA)............................................................................ 95
6.4 Bus
Control ....................................................................................................................... 97
6.4.1 Bus
Specifications................................................................................................ 97
6.4.2
External Address Area ......................................................................................... 100
6.4.3
Chip Select Signals .............................................................................................. 100
6.4.4
Address Strobe/Hold Signal................................................................................. 101
6.4.5 Address
Output .................................................................................................... 101
6.5 Bus
Interface ..................................................................................................................... 102
6.5.1
Data Size and Data Alignment............................................................................. 102
6.5.2 Valid
Strobes........................................................................................................ 104
6.5.3
Basic Operation Timing in Normal Extended Mode............................................ 105
6.5.4
Basic Operation Timing in Multiplex Extended Mode ........................................ 113
6.5.5 Wait
Control ........................................................................................................ 125
6.6 Idle
Cycle .......................................................................................................................... 128
Section 7 I/O Ports ............................................................................................ 131
7.1 Port
0................................................................................................................................. 137
7.1.1
Port 0 Register (PORT0)...................................................................................... 137
7.1.2 Pin
Functions ....................................................................................................... 137
7.2 Port
1................................................................................................................................. 139
7.2.1
Port 1 Data Direction Register (P1DDR)............................................................. 139
7.2.2
Port 1 Data Register (P1DR)................................................................................ 140
7.2.3
Port 1 Register (PORT1)...................................................................................... 140
7.2.4
Port 1 Pull-Up MOS Control Register (P1PCR) .................................................. 141
7.2.5 Pin
Functions ....................................................................................................... 141
Содержание H8S/2437
Страница 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Страница 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Страница 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Страница 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Страница 168: ...Rev 1 00 09 03 page 130 of 704 ...
Страница 336: ...Rev 1 00 09 03 page 298 of 704 ...
Страница 402: ...Rev 1 00 09 03 page 364 of 704 ...
Страница 454: ...Rev 1 00 09 03 page 416 of 704 ...
Страница 512: ...Rev 1 00 09 03 page 474 of 704 ...
Страница 562: ...Rev 1 00 09 03 page 524 of 704 ...
Страница 648: ...Rev 1 00 09 03 page 610 of 704 ...
Страница 672: ...Rev 1 00 09 03 page 634 of 704 ...
Страница 732: ...Rev 1 00 09 03 page 694 of 704 ...
Страница 742: ...Rev 1 00 09 03 page 704 of 704 ...
Страница 745: ......
Страница 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...