Rev. 1.00, 09/03, page 115 of 704
8-Bit, 3-State Data Access Space:
Figure 6.15 shows the bus timing for an 8-bit, 3-state access space. When an 8-bit access space is
accessed, the upper half (AD15 to AD8) of the address bus and the data bus are used. Wait states
can be inserted.
T
1
AD15 to AD8
T
AW
T
2
T
3
T
DSW
T
5
T
4
Read Cycle
Write Cycle
Address
Data
Note:
n = 1 to 3
Address
Data
T
1
T
AW
T
2
T
3
T
DSW
T
5
T
4
Address
Address
Data
Data
Figure 6.15 Bus Timing for 8-Bit, 3-State Data Access Space (With Address Wait)
Содержание H8S/2437
Страница 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Страница 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Страница 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Страница 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Страница 168: ...Rev 1 00 09 03 page 130 of 704 ...
Страница 336: ...Rev 1 00 09 03 page 298 of 704 ...
Страница 402: ...Rev 1 00 09 03 page 364 of 704 ...
Страница 454: ...Rev 1 00 09 03 page 416 of 704 ...
Страница 512: ...Rev 1 00 09 03 page 474 of 704 ...
Страница 562: ...Rev 1 00 09 03 page 524 of 704 ...
Страница 648: ...Rev 1 00 09 03 page 610 of 704 ...
Страница 672: ...Rev 1 00 09 03 page 634 of 704 ...
Страница 732: ...Rev 1 00 09 03 page 694 of 704 ...
Страница 742: ...Rev 1 00 09 03 page 704 of 704 ...
Страница 745: ......
Страница 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...