Power Application Controller
®
-73-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
9.18.1 System Block Diagram
Figure 9-8 AIO9 System Block Diagram
AIO9 Digital I/O
CFGAIO9.POL9
I/O Logic Polarity
OD
CFGAIO9.OPT9
CFGAIO9.MODE9
M
U
X
DINSIG1.DIN9
DOUTSIG1.DOUT9
I/O
DBUS
DBx
SIGINTEN.AIO9REINTEN
SIGINTEN.AIO9FEINTEN
SIGINTF.AIO9INT
IRQ2
PA0
CFGAIO9.MUX9
AIO9
-
+
CFGAIO9.MODE9
AIO9 Amplifier
VSSA
ABx
ABUS
M
U
X
CFGAIO9.MUX9
CFGAIO9.GAIN9
-
+
CMP
BLANKING.BLANKTIME
AIO9 Comparator
DBx
DBUS
ABUS
M
U
X
AB<3:1>
DOUTSIG0.VTHREF
VTHREF
M
U
X
CFGAIO9.POL9
CMP Polarity
CFGAIO9.MUX9
CFGAIO9.OPT9
DINSIG1.DIN9
Input
SIGINTF.AIO9INT
SIGINTM.AIO9REINTEN
SIGINTM.AIO9FEINTEN
BLANKING.BLANKMODE
SPECCFG1.AIO9HYS
SPECCFG0.HYSMODE
SPECCFG3.SMUXAIO9
-
+
CMP
AIO9 Special Mode
IRQ2/POS
PA0
ABUS
M
U
X
AB<3:1>
DOUTSIG0.VTHREF
VTHREF
M
U
X
CFGAIO9.POL9
CMP Polarity
CFGAIO9.OPT9
SPECCFG2.SMUXAIO9
AIO8
AIO9
AB1
CFGAIO9.MODE9[0]
X 4/10
CFGAIO9.MODE9[1]
AB9
ABUS
BLANKING.BLANKTIME
BLANKING.BLANKMODE
SPECCFG1.AIO9HYS
SPECCFG0.HYSMODE
DINSIG1.DIN9
Input
SIGINTF.AIO9INT
SIGINTEN.AIO9REINTEN
SIGINTEN.AIO9FEINTEN
S/ H
EMUX
IRQ2
PO S
IRQ2
CFGAIO8.OPT8[1]
CFGAIO8.OPT8[0]
DB6
DBUS
CFGAIO9.MUX9[0]