Power Application Controller
®
-91-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
9.20.16 SOC.SHCFG1
Register 9-16 SOC.SHCFG1 (Sample and Hold Configuration, 15h)
BIT
NAME
ACCESS
RESET
DESCRIPTION
7:5
RFU
R
000b
Reserved, write to 0
4
EMUXEN
R/W
0b
EMUX Enable. Note that writing 0b to this field will reset the
EMUX state machine:
0b: disabled
1b: enabled
3
ADCBUFEN
R/W
0b
ADCBUF Circuit Enable:
0b: disabled
1b: enabled
2
DAO54SH
R/W
0b
DAO54 Sample and Hold output sync to AFE ADC MUX:
0b: Bypass S/H
1b: enable S/H
1
DAO32SH
R/W
0b
DAO32 Sample and Hold output sync to AFE ADC MUX:
0b: Bypass S/H
1b: enable S/H
0
DAO10SH
R/W
0b
DAO10 Sample and Hold output sync to AFE ADC MUX:
0b: Bypass S/H
1b: enable S/H