Power Application Controller
®
-122-
Copyright 2020 © Qorvo, Inc.
Rev 1.2
– Jan 17, 2019
10.15.3 SOC.CFGDRV3
Register 10-3 SOC.CFGDRV3 (Driver Configuration 3, 29h)
BIT
NAME
ACCESS
RESET
DESCRIPTION
7
nHP54CBCM
R/W
0b
Mask signal for HPROT54 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
6
nLP54CBCM
R/W
0b
Mask signal for LPROT54 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
5
nHP32CBCM
R/W
0b
Mask signal for HPROT32 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
4
nLP54CBCM
R/W
0b
Mask signal for LPROT32 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
3
nHP10CBCM
R/W
0b
Mask signal for HPROT10 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
2
nLP10CBCM
R/W
0b
Mask signal for LPROT10 for PWM pulse cycle-by-cycle
current limit:
0b: masked
1b: not masked
1:0
RFU
R
00b
Reserved, write as 0.