BX8804/8805
6/2
1
List
of
Figures
[F
IGURE
1]
P
ACKAGE
D
IAGRAM
OF
BX8805
(128
‐
TQFP
‐
1414
/
TOP
V
IEW
)
.......................................................................
13
[F
IGURE
2]
ARM7TDMI
M
EMORY
F
ORMAT
....................................................................................................................
30
[F
IGURE
3]
R
EGISTER
ORGANIZATION
IN
ARM
STATE
..........................................................................................................
33
[F
IGURE
4]
R
EGISTER
ORGANIZATION
IN
T
HUMB
STATE
........................................................................................................
34
[F
IGURE
5]
M
APPING
OF
T
HUMB
‐
STATE
REGISTERS
ONTO
ARM
‐
STATE
REGISTERS
...................................................................
35
[F
IGURE
6]
P
ROGRAM
S
TATUS
R
EGISTER
F
ORMAT
..............................................................................................................
36
[F
IGURE
7]
U
NIFIED
C
ACHE
B
LOCK
D
IAGRAM
....................................................................................................................
44
[F
IGURE
8]
C
LOCK
C
ONTROL
B
LOCK
................................................................................................................................
48
[F
IGURE
9]
E
XTERNAL
C
ODEC
I
NTERFACE
M
ODES
...............................................................................................................
61
[F
IGURE
10]
C
ONTENT
OF
SECTOR
.....................................................................................................................................
66
[F
IGURE
11]
CD
‐
DSP
I
NTERFACE
CASE
1
...........................................................................................................................
67
[F
IGURE
12]
CD
‐
DSP
I
NTERFACE
CASE
2
...........................................................................................................................
68
[F
IGURE
13]
CD
‐
DSP
I
NTERFACE
C
ASE
3
...........................................................................................................................
68
[F
IGURE
14]
CD
‐
DSP
I
NTERFACE
C
ASE
4
...........................................................................................................................
68
[F
IGURE
15]
B
AUD
C
LOCK
.............................................................................................................................................
113
[F
IGURE
16]
O
RDINARY
/
I
NFRA
‐
R
ED
C
HARACTER
T
IMING
D
IAGRAM
.....................................................................................
114
[F
IGURE
17]
I
NTERRUPT
‐
B
ASED
S
ERIAL
I/O
T
RANSMIT
/R
ECEIVE
T
IMING
D
IAGRAM
..................................................................
115
[F
IGURE
18]
T
IMER
S
TRUCTURE
......................................................................................................................................
148
[F
IGURE
19]
I
NTERRUPT
S
TRUCTURE
...............................................................................................................................
197
[F
IGURE
20]
I2C
:
M
ASTER
TRANSMITTER
AND
S
LAVE
RECEIVER
............................................................................................
230
[F
IGURE
21]
I2C
:
M
ASTER
RECEIVER
AND
S
LAVE
TRANSMITTER
............................................................................................
230
[F
IGURE
22]
I2C
:
S
TART
AND
S
TOP
C
ONDITION
................................................................................................................
231
[F
IGURE
23]
I2C
:
W
AIT
S
TATE
P
ROCEDURE
.....................................................................................................................
232
[F
IGURE
24]
I2C
:
S
TART
B
YTE
P
ROCEDURE
......................................................................................................................
232
[F
IGURE
25]
I2C
:
A
RBITRATION
L
OST
C
ONDITION
.............................................................................................................
233
[F
IGURE
26]
I2C
:
D
ATA
T
RANSFER
F
ORMAT
....................................................................................................................
234
[F
IGURE
27]
I2C
:
10
‐
B
IT
A
DDRESS
D
ATA
T
RANSFER
F
ORMAT
.............................................................................................
235
[F
IGURE
28]
BX8805
P
ACKAGE
D
IMENSION
(128
‐
TQFP
‐
1414)
........................................................................................
247
Содержание CE130/55
Страница 8: ...3 BLOCK DIAGRAM ...
Страница 9: ...4 WIRING DIAGRAM ...
Страница 10: ...5 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 11: ...6 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 14: ...MAIN PCB COMPONENT LAYOUT TOP SIDE VIEW 9 ...
Страница 15: ...MAIN PCB COMPONENT LAYOUT BOTTOM SIDE VIEW 10 ...
Страница 16: ...PANEL PCB COMPONENT LAYOUT TOP SIDE VIEW 11 ...
Страница 17: ...PANEL PCB COMPONENT LAYOUT BOTTOM VIEW PANEL PCB COMPONENT LAYOUT BOTTOM VIEW 12 ...
Страница 18: ...TUNER PCB COMPONENT LAYOUT TOP SIDE VIEW 13 ...
Страница 19: ...TUNER PCB COMPONENT LAYOUT BOTTOM IDE S VIEW 14 ...
Страница 20: ...SET EXPLODER VIEW DRAWING 15 ...
Страница 22: ...BX8804 8805 User s Manual Revision 0 93 May 23 2008 ...
Страница 30: ...BX8804 8805 9 21 1 PRODUCT OVERVIEW ...
Страница 39: ...BX8804 8805 18 21 20 PACKAGE DIMENSIONS ...
Страница 41: ...BX8804 8805 20 21 21 ELECTRICAL CHARACTERISTICS ...