BX8804/8805
4/2
1
4.7.6
A
BORT
.........................................................................................................................................................
39
4.7.7
S
OFTWARE
INTERRUPT
INSTRUCTION
.................................................................................................................
40
4.7.8
U
NDEFINED
INSTRUCTION
................................................................................................................................
40
4.7.9
E
XCEPTION
V
ECTORS
......................................................................................................................................
41
4.7.10
E
XCEPTION
P
RIORITIES
....................................................................................................................................
41
4.8
R
ESET
..............................................................................................................................................................
41
5.
U
NIFIED
C
ACHE
A
RCHITECTURE
........................................................................................................................................
43
5.1
O
VERVIEW
........................................................................................................................................................
44
5.2
C
ACHE
O
PERATION
............................................................................................................................................
44
6.
S
YSTEM
C
ONFIGURATIONS
..............................................................................................................................................
46
6.1
O
VERVIEW
........................................................................................................................................................
47
6.2
M
EMORY
M
AP
..................................................................................................................................................
47
6.3
C
LOCK
C
ONFIGURATIONS
....................................................................................................................................
48
6.4
P
OWER
C
ONTROL
M
ODE
.....................................................................................................................................
49
6.5
S
YSTEM
C
ONFIGURATION
R
EGISTERS
.....................................................................................................................
49
7.
S
ERIAL
A
UDIO
D
ATA
I
NTERFACE
.......................................................................................................................................
59
7.1
O
VERVIEW
........................................................................................................................................................
60
7.2
F
EATURES
.........................................................................................................................................................
60
7.3
S
ERIAL
A
UDIO
D
ATA
I
NTERFACE
R
EGISTERS
.............................................................................................................
62
8.
CD
‐
DSP
I
NTERFACE
......................................................................................................................................................
65
8.1
O
VERVIEW
........................................................................................................................................................
66
8.2
CDROM
D
ATA
F
ORMAT
.....................................................................................................................................
66
8.3
CD
‐
DSP
I
NTERFACE
M
ODE
.................................................................................................................................
67
8.4
CD
‐
DSP
I
NTERFACE
R
EGISTERS
............................................................................................................................
69
9.
USB
C
ONTROLLER
.........................................................................................................................................................
75
9.1
T
HE
USB
H
OST
C
ONTROLLER
...............................................................................................................................
76
9.1.1
O
PERATION
R
EGISTER
.....................................................................................................................................
76
9.1.2
T
HE
C
ONTROL
AND
S
TATUS
P
ARTITION
..............................................................................................................
76
9.1.3
M
EMORY
P
OINTER
P
ARTITION
.........................................................................................................................
83
9.1.4
F
RAME
C
OUNTER
P
ARTITION
............................................................................................................................
85
9.1.5
R
OOT
H
UB
P
ARTITION
....................................................................................................................................
87
9.2
T
HE
USB
D
EVICE
C
ONTROLLER
.............................................................................................................................
94
9.2.1
R
EGISTERS
....................................................................................................................................................
94
9.2.2
E
NDPOINT
B
UFFERS
........................................................................................................................................
95
9.2.3
USB
1.1
D
EVICE
R
EGISTERS
............................................................................................................................
95
10.
GDMA
(G
ENERAL
D
IRECT
M
EMORY
A
CCESS
)
..................................................................................................................
108
10.1
O
VERVIEW
......................................................................................................................................................
109
10.2
R
EGISTERS
......................................................................................................................................................
109
11.
UART
C
ONTROLLER
....................................................................................................................................................
112
11.1
O
VERVIEW
......................................................................................................................................................
113
11.2
B
AUD
R
ATE
C
ALCULATION
.................................................................................................................................
113
11.3
D
ATA
T
RANSFER
AND
UART
I
NTERRUPT
T
IMING
...................................................................................................
114
11.4
UART
C
ONTROL
R
EGISTERS
...............................................................................................................................
115
12.
HUART
C
ONTROLLER
..................................................................................................................................................
125
12.1
O
VERVIEW
......................................................................................................................................................
126
12.1.1
T
X
/R
X
FIFO
O
PERATION
...............................................................................................................................
126
12.2
R
EGISTERS
......................................................................................................................................................
126
13.
A
NALOG
‐
T
O
‐
D
IGITAL
C
ONVERTER
..................................................................................................................................
144
Содержание CE130/55
Страница 8: ...3 BLOCK DIAGRAM ...
Страница 9: ...4 WIRING DIAGRAM ...
Страница 10: ...5 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 11: ...6 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 14: ...MAIN PCB COMPONENT LAYOUT TOP SIDE VIEW 9 ...
Страница 15: ...MAIN PCB COMPONENT LAYOUT BOTTOM SIDE VIEW 10 ...
Страница 16: ...PANEL PCB COMPONENT LAYOUT TOP SIDE VIEW 11 ...
Страница 17: ...PANEL PCB COMPONENT LAYOUT BOTTOM VIEW PANEL PCB COMPONENT LAYOUT BOTTOM VIEW 12 ...
Страница 18: ...TUNER PCB COMPONENT LAYOUT TOP SIDE VIEW 13 ...
Страница 19: ...TUNER PCB COMPONENT LAYOUT BOTTOM IDE S VIEW 14 ...
Страница 20: ...SET EXPLODER VIEW DRAWING 15 ...
Страница 22: ...BX8804 8805 User s Manual Revision 0 93 May 23 2008 ...
Страница 30: ...BX8804 8805 9 21 1 PRODUCT OVERVIEW ...
Страница 39: ...BX8804 8805 18 21 20 PACKAGE DIMENSIONS ...
Страница 41: ...BX8804 8805 20 21 21 ELECTRICAL CHARACTERISTICS ...