FEDD56V16160F-02
1
Semiconductor
This version: March. 2001
Previous version : January. 2001
MSM56V16160F
2-Bank
××××
524,288-Word
××××
16-Bit SYNCHRONOUS DYNAMIC RAM
1/31
DESCRIPTION
The MSM56V16160F is a 2-Bank
×
524,288-word
×
16-bit Synchronous dynamic RAM fabricated in
Oki’s silicon-gate CMOS technology. The device operates at 3.3V. The inputs and outputs are LVTTL
compatible.
FEATURES
∙
Silicon gate, quadruple polysilicon CMOS, 1-transistor memory cell
∙
2-Bank
×
524,288-word
×
16-bit configuration
∙
Single 3.3V power supply,
±
0.3V tolerance
∙
Input
: LVTTL compatible
∙
Output : LVTTL compatible
∙
Refresh : 4096 cycles/64ms
∙
Programmable data transfer mode
- CAS Latency (1,2,3)
- Burst Length (1,2,4,8,Full Page)
- Data scramble (sequential, interleave)
∙
CBR auto-refresh, Self-refresh capability
∙
Packages:
50-pin 400mil plastic TSOP (Type II) (TSOPII50-P-400-0.80-1K) (Product : MSM56V16160F-xxTS-K)
xx indicates speed rank.
PRODUCT FAMILY
Access Time (Max.)
Family
Max.
Frequency
t
AC2
t
AC3
MSM56V16160F-8
125MHz
9ns
6ns
MSM56V16160F-10
100MHz
9ns
9ns
Содержание CE130/55
Страница 8: ...3 BLOCK DIAGRAM ...
Страница 9: ...4 WIRING DIAGRAM ...
Страница 10: ...5 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 11: ...6 CIRCUIT DIAGRAM MAIN BOARD ...
Страница 14: ...MAIN PCB COMPONENT LAYOUT TOP SIDE VIEW 9 ...
Страница 15: ...MAIN PCB COMPONENT LAYOUT BOTTOM SIDE VIEW 10 ...
Страница 16: ...PANEL PCB COMPONENT LAYOUT TOP SIDE VIEW 11 ...
Страница 17: ...PANEL PCB COMPONENT LAYOUT BOTTOM VIEW PANEL PCB COMPONENT LAYOUT BOTTOM VIEW 12 ...
Страница 18: ...TUNER PCB COMPONENT LAYOUT TOP SIDE VIEW 13 ...
Страница 19: ...TUNER PCB COMPONENT LAYOUT BOTTOM IDE S VIEW 14 ...
Страница 20: ...SET EXPLODER VIEW DRAWING 15 ...
Страница 22: ...BX8804 8805 User s Manual Revision 0 93 May 23 2008 ...
Страница 30: ...BX8804 8805 9 21 1 PRODUCT OVERVIEW ...
Страница 39: ...BX8804 8805 18 21 20 PACKAGE DIMENSIONS ...
Страница 41: ...BX8804 8805 20 21 21 ELECTRICAL CHARACTERISTICS ...