Chapter 17
LCD
XVII - 16
Control Registers
Segment Output Latch (LCDATA0-42: 0x03E90-0x03EBA)
A 8-bit segment output latch (LCDATAn) is assigned for each segment. Each bit is read in synchronization with
the COMn timing and is output from the SEGn. LCDATAn can be read or written like RAM, and the values of
them are not valid at reset.
Figure:17.2.1 shows the relation of segment output latch and segment/common pins. these differ in each product.
Figure:17.2.1 Correspondence of segment output latch and segment / common pins
COM7
↓
bit7
COM6
↓
bit6
COM5
↓
bit5
COM4
↓
bit4
COM3
↓
bit3
COM2
↓
bit2
COM1
↓
bit1
COM0
↓
bit0
LCDATA0
0x3E90
→
SEG0
MN101L
R05D
LCDATA1
0x3E91
→
SEG1
LCDATA2
0x3E92
→
SEG2
LCDATA3
0x3E93
→
SEG3
LCDATA4
0x3E94
→
SEG4
LCDATA5
0x3E95
→
SEG5
LCDATA6
0x3E96
→
SEG6
LCDATA7
0x3E97
→
SEG7
LCDATA8
0x3E98
→
SEG8
LCDATA9
0x3E99
→
SEG9
LCDATA10 0x3E9A
→
SEG10
LCDATA11 0x3E9B
→
SEG11
LCDATA12 0x3E9C
→
SEG12
LCDATA13 0x3E9D
→
SEG13
LCDATA14 0x3E9E
→
SEG14
LCDATA15 0x3E9F
→
SEG15
LCDATA16 0x3EA0
→
SEG16
LCDATA17 0x3EA1
→
SEG17
LCDATA18 0x3EA2
→
SEG18
LCDATA19 0x3EA3
→
SEG19
LCDATA20 0x3EA4
→
SEG20
LCDATA21 0x3EA5
→
SEG21
LCDATA22 0x3EA6
→
SEG22
LCDATA23 0x3EA7
→
SEG23
LCDATA24 0x3EA8
→
SEG24
LCDATA25 0x3EA9
→
SEG25
LCDATA26 0x3EAA
→
SEG26
LCDATA27 0x3EAB
→
SEG27
LCDATA28 0x3EAC
→
SEG28
LCDATA29 0x3EAD
→
SEG29
LCDATA30 0x3EAE
→
SEG30
LCDATA31 0x3EAF
→
SEG31
LCDATA32 0x3EB0
→
SEG32
LCDATA33 0x3EB1
→
SEG33
LCDATA34 0x3EB2
→
SEG34
LCDATA35 0x3EB3
→
SEG35
LCDATA36 0x3EB4
→
SEG36
LCDATA37 0x3EB5
→
SEG37
LCDATA38 0x3EB6
→
SEG38
LCDATA39 0x3EB7
→
SEG39
LCDATA40 0x3EB8
→
SEG40
LCDATA41 0x3EB9
→
SEG41
LCDATA42 0x3EBA
→
SEG42
SEG0
MN101L
R04D
SEG1
SEG2
SEG3
SEG4
SEG5
SEG6
SEG7
SEG8
SEG9
SEG10
SEG11
SEG12
SEG13
SEG14
SEG15
SEG16
SEG17
SEG18
SEG19
SEG20
SEG21
SEG22
SEG23
SEG24
SEG25
SEG26
SEG27
SEG28
SEG29
SEG30
MN101L
R03D
SEG0
SEG1
SEG2
SEG3
SEG4
SEG5
SEG6
SEG7
SEG8
SEG9
SEG10
SEG11
SEG12
SEG13
SEG14
SEG15
SEG16
SEG17
SEG18
SEG19
SEG20
Register
Address
Содержание MN101L Series
Страница 1: ...Cover MICROCOMPUTER MN101L MN101LR05D 04D 03D 02D LSI User s Manual Pub No 21705 015E ...
Страница 2: ......
Страница 8: ......
Страница 10: ......
Страница 11: ...Contents Contents 0 ...
Страница 22: ... Contents 11 ...
Страница 23: ...I Chapter 1 Overview 1 ...
Страница 62: ...Chapter 1 Overview I 40 Cautions for Circuit Setup ...
Страница 63: ...II Chapter 2 CPU 2 ...
Страница 94: ...Chapter 2 CPU II 32 Reset ...
Страница 95: ...III Chapter 3 Interrupts 3 ...
Страница 143: ...IV Chapter 4 Clock Mode Voltage Control 4 ...
Страница 175: ...V Chapter 5 Watchdog Timer WDT 5 ...
Страница 180: ...Chapter 5 Watchdog Timer WDT V 6 Operation ...
Страница 181: ...VI Chapter 6 Power Supply Voltage Detection 6 ...
Страница 189: ...VII Chapter 7 I O Port 7 ...
Страница 248: ...Chapter 7 I O Port VII 60 Port 8 ...
Страница 249: ...VIII Chapter 8 8 bit Timer 8 ...
Страница 282: ...Chapter 8 8 bit Timer VIII 34 8 bit Timer Cascade Connection ...
Страница 283: ...IX Chapter 9 16 bit Timer 9 ...
Страница 346: ...Chapter 9 16 bit Timer IX 64 IGBT Output with Dead Time ...
Страница 347: ...X Chapter 10 General Purpose Time Base Free Running Timer 10 ...
Страница 361: ...XI Chapter 11 RTC Time Base Timer RTC TBT 11 ...
Страница 371: ...XII Chapter 12 Real Time Clock RTC 12 ...
Страница 389: ...XIII Chapter 13 Serial Interface 13 ...
Страница 458: ...Chapter 13 Serial Interface XIII 70 IIC Communication ...
Страница 459: ...XIV Chapter 14 DMA Controller 14 ...
Страница 472: ...Chapter 14 DMA Controller XIV 14 DMA Data Transfer ...
Страница 473: ...XV Chapter 15 Buzzer 15 ...
Страница 479: ...XVI Chapter 16 A D Converter ADC 16 ...
Страница 493: ...XVII Chapter 17 LCD 17 ...
Страница 530: ...Chapter 17 LCD XVII 38 LCD Display Examples ...
Страница 531: ...XVIII Chapter 18 ReRAM 18 ...
Страница 538: ...Chapter 18 ReRAM XVIII 8 Command Library ...
Страница 539: ...XIX Chapter 19 On Board Debugger 19 ...
Страница 542: ...Chapter 19 On Board Debugger XIX 4 List of on board debugging functions ...
Страница 543: ...XX Chapter 20 Appendix 20 ...
Страница 555: ...Chapter 20 Appendix Instruction map XX 13 ...