Chapter 20
Appendix
Instruction set
XX - 7
Mnemonic
*1 *4
*2 *4
*3 *4
*1 *4
*2 *4
*3 *4
*2 *4
*3 *4
*2 *4
*3 *4
*2 *4
*3 *4
*2 *4
*3 *4
*2 *4
*3 *4
*2 *4
*3 *4
1
0010
0011
0011
0010
1000
1011
1100
1000
1011
1100
0000
1101
1001
1000
1001
1001
1000
1001
1000
1001
1000
1001
1000
1001
1000
1001
1000
1001
0010
0011
2
10Dn
10Dn
11Dn
11Dn
0bp.
0bp.
0bp.
1bp.
1bp.
1bp.
11Dm
0bp.
000H
1010
1010
001H
1011
1011
1000
1000
1100
1100
1101
1101
1110
1110
1111
1111
0001
0001
3
<io8
<abs
<abs
<io8
<abs
<abs
<#8.
<abs
<d4>
<d7.
<d11
<d4>
<d7.
<d11
<d7.
<d11
<d7.
<d11
<d7.
<d11
<d7.
<d11
<d7.
<d11
<d7.
<d11
4
...>
8..>
16..
...>
8..>
16..
...>
16..
...H
....
...H
....
...H
....
...H
....
...H
....
...H
....
...H
....
...H
....
5
....
....
....
...H
...H
...H
...H
...H
...H
...H
...H
6
...>
...>
...>
7
8
9
10
11
Ext.
0010
0010
0010
0010
0011
0011
0011
0011
0010
0011
0010
0010
{
{
{
3
3
3
3
5
4
7
5
4
7
5
7
3
4
5
3
4
5
4
5
4
5
4
5
4
5
4
5
5
6
1
1
1
1
2+2d
2+2d
2+2d
2+2d
2+2d
2+2d
1
2+d
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
1/3+i
~Dn
→
Dm
Dn.msb
→
temp, Dn.lsb
→
CF
Dn >> 1
→
Dn, temp
→
Dn.msb
Dn.lsb
→
CF, Dn >> 1
→
Dn
0
→
Dn.msb
Dn.lsb
→
temp, Dn >> 1
→
Dn
CF
→
Dn.msb, temp
→
CF
mem8(IOTOP+io8) & bpdata...PSW
1
→
mem8(IOTOP+io8)bp
mem8(abs8) & bpdata...PSW
1
→
mem8(abs8)bp
mem8(abs16) & bpdata...PSW
1
→
mem8(abs16)bp
mem8(IOTOP+io8) & bpdata...PSW
0
→
mem8(IOTOP+io8)bp
mem8(abs8) & bpdata...PSW
0
→
mem8(abs8)bp
mem8(abs16) & bpdata...PSW
0
→
mem8(abs16)bp
Dm & imm8...PSW
mem8(abs16) & bpdata...PSW
if(ZF=1), PC+3+d4(label)+H
→
PC
if(ZF=0), PC+3
→
PC
if(ZF=1), PC+4+d7(label)+H
→
PC
if(ZF=0), PC+4
→
PC
if(ZF=1), PC+5+d11(label)+H
→
PC
if(ZF=0), PC+5
→
PC
if(ZF=0), PC+3+d4(label)+H
→
PC
if(ZF=1), PC+3
→
PC
if(ZF=0), PC+4+d7(label)+H
→
PC
if(ZF=1), PC+4
→
PC
if(ZF=0), PC+5+d11(label)+H
→
PC
if(ZF=1), PC+5
→
PC
if((VF^NF)=0), PC+4+d7(label)+H
→
PC
if((VF^NF)=1), PC+4
→
PC
if((VF^NF)=0), PC+5+d11(label)+H
→
PC
if((VF^NF)=1), PC+5
→
PC
if(CF=0), PC+4+d7(label)+H
→
PC
if(CF=1), PC+4
→
PC
if(CF=0), PC+5+d11(label)+H
→
PC
if(CF=1), PC+5
→
PC
if(CF=1), PC+4+d7(label)+H
→
PC
if(CF=0), PC+4
→
PC
if(CF=1), PC+5+d11(label)+H
→
PC
if(CF=0), PC+5
→
PC
if((VF^NF)=1), PC+4+d7(label)+H
→
PC
if((VF^NF)=0), PC+4
→
PC
if((VF^NF)=1), PC+5+d11(label)+H
→
PC
if((VF^NF)=0), PC+5
→
PC
if((VF^NF) | ZF=1),
PC+4+d7(label)+H
→
PC
if((VF^NF) | ZF=0),
PC+4
→
PC
if((VF^NF) | ZF=1),
PC+5+d11(label)+H
→
PC
if((VF^NF) | ZF=0),
PC+5
→
PC
if((VF^NF) | ZF=0),
PC+4+d7(label)+H
→
PC
if((VF^NF) | ZF=1),
PC+4
→
PC
if((VF^NF) | ZF=0),
PC+5+d11(label)+H
→
PC
if((VF^NF) | ZF=1),
PC+5
→
PC
NOT Dn
ASR Dn
LSR Dn
ROR Dn
BSET (io8)bp
BSET (abs8)bp
BSET (abs16)bp
BCLR (io8)bp
BCLR (abs8)bp
BCLR (abs16)bp
BTST imm8, Dm
BTST (abs8)bp
BEQ label
BEQ label
BEQ label
BNE label
BNE label
BNE label
BGE label
BGE label
BCC label
BCC label
BCS label
BCS label
BLT label
BLT label
BLE label
BLE label
BGT label
BGT label
0
0
0
0
0
0
0
0
0
0
0
0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
z
z
0
z
z
z
z
z
z
z
z
z
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
0
z
z
z
0
0
0
0
0
0
0
0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
z
z
z
z
z
z
z
z
z
z
z
z
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
NOT
ASR
LSR
ROR
BSET
BCLR
BTST
Bcc
Group
REP
Notes
Operation
VF NF CF ZF
Code
Size
Execution
Cycle
Machine Code
MN101L SERIES INSTRUCTION SET
Flag
*1 d4 sign-extention
*2 d7 sign-extention
*3 d11 sign-extention
*4 not taken / taken
Bit manipulation Instructions
Branch Instructions
Содержание MN101L Series
Страница 1: ...Cover MICROCOMPUTER MN101L MN101LR05D 04D 03D 02D LSI User s Manual Pub No 21705 015E ...
Страница 2: ......
Страница 8: ......
Страница 10: ......
Страница 11: ...Contents Contents 0 ...
Страница 22: ... Contents 11 ...
Страница 23: ...I Chapter 1 Overview 1 ...
Страница 62: ...Chapter 1 Overview I 40 Cautions for Circuit Setup ...
Страница 63: ...II Chapter 2 CPU 2 ...
Страница 94: ...Chapter 2 CPU II 32 Reset ...
Страница 95: ...III Chapter 3 Interrupts 3 ...
Страница 143: ...IV Chapter 4 Clock Mode Voltage Control 4 ...
Страница 175: ...V Chapter 5 Watchdog Timer WDT 5 ...
Страница 180: ...Chapter 5 Watchdog Timer WDT V 6 Operation ...
Страница 181: ...VI Chapter 6 Power Supply Voltage Detection 6 ...
Страница 189: ...VII Chapter 7 I O Port 7 ...
Страница 248: ...Chapter 7 I O Port VII 60 Port 8 ...
Страница 249: ...VIII Chapter 8 8 bit Timer 8 ...
Страница 282: ...Chapter 8 8 bit Timer VIII 34 8 bit Timer Cascade Connection ...
Страница 283: ...IX Chapter 9 16 bit Timer 9 ...
Страница 346: ...Chapter 9 16 bit Timer IX 64 IGBT Output with Dead Time ...
Страница 347: ...X Chapter 10 General Purpose Time Base Free Running Timer 10 ...
Страница 361: ...XI Chapter 11 RTC Time Base Timer RTC TBT 11 ...
Страница 371: ...XII Chapter 12 Real Time Clock RTC 12 ...
Страница 389: ...XIII Chapter 13 Serial Interface 13 ...
Страница 458: ...Chapter 13 Serial Interface XIII 70 IIC Communication ...
Страница 459: ...XIV Chapter 14 DMA Controller 14 ...
Страница 472: ...Chapter 14 DMA Controller XIV 14 DMA Data Transfer ...
Страница 473: ...XV Chapter 15 Buzzer 15 ...
Страница 479: ...XVI Chapter 16 A D Converter ADC 16 ...
Страница 493: ...XVII Chapter 17 LCD 17 ...
Страница 530: ...Chapter 17 LCD XVII 38 LCD Display Examples ...
Страница 531: ...XVIII Chapter 18 ReRAM 18 ...
Страница 538: ...Chapter 18 ReRAM XVIII 8 Command Library ...
Страница 539: ...XIX Chapter 19 On Board Debugger 19 ...
Страница 542: ...Chapter 19 On Board Debugger XIX 4 List of on board debugging functions ...
Страница 543: ...XX Chapter 20 Appendix 20 ...
Страница 555: ...Chapter 20 Appendix Instruction map XX 13 ...