
8. Click Start. The 100% status on the progress bar indicates that the CPLD is
programmed successfully.
3.2 CPLD memory map
memory map
Offset
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
0
Chip ID1 register (CHIPID1)
8
R
55h
1
Chip ID2 register (CHIPID2)
8
R
AAh
2
Hardware version register (HWVER)
8
R
3
Software version register (SWVER)
8
R
10
Reset control register (RSTCON1)
8
w1c
11
Reset control register (RSTCON2)
8
w1c
12
INTSR
8
R
13
Flash control and status register (FLHCSR)
8
R/W
14
Fan control and status register (FANCSR)
8
R/W
15
Panel LED control and status register (LEDCSR)
8
R/W
16
SFP+ control and status register (SFPCSR)
8
R/W
00h
17
Miscellaneous control and status register (MISCCSR)
8
R/W
18
Boot configuration override register (BOOTOR)
8
R/W
19
Boot configuration register 1 (BOOTCFG1)
8
R/W
1A
Boot configuration register 2 (BOOTCFG2)
8
R/W
CPLD memory map
QorIQ T1040 Reference Design Board User Guide, Rev. 0, 06/2015
44
Freescale Semiconductor, Inc.
Содержание QorIQ T1040
Страница 1: ...QorIQ T1040 Reference Design Board User Guide Document Number T1040RDBPAUG Rev 0 06 2015...
Страница 2: ...QorIQ T1040 Reference Design Board User Guide Rev 0 06 2015 2 Freescale Semiconductor Inc...
Страница 6: ...QorIQ T1040 Reference Design Board User Guide Rev 0 06 2015 6 Freescale Semiconductor Inc...
Страница 12: ...Block diagram QorIQ T1040 Reference Design Board User Guide Rev 0 06 2015 12 Freescale Semiconductor Inc...
Страница 54: ...CPLD memory map QorIQ T1040 Reference Design Board User Guide Rev 0 06 2015 54 Freescale Semiconductor Inc...
Страница 66: ...QorIQ T1040 Reference Design Board User Guide Rev 0 06 2015 66 Freescale Semiconductor Inc...