xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
346_
1
©
NXP
B.V
. 2009.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
a
nu
al
Rev
. 0
1
— 2 No
vemb
e
r 2009
19 of
132
N
X
P Semi
conductor
s
UM10346
L
P
C9
80
/9
82
U
s
e
r ma
nu
a
l
[4]
After reset, the value is 1110 01x1, i.e., PRE2 to PRE0 are all logic 1, WDRUN = 1 and WDCLK = 1. WDTOF bit is logic 1 after watchdog reset and is logic 0 after power-on reset.
Other resets will not affect WDTOF.
[5]
On power-on reset and watchdog reset, the TRIM SFR is initialized with a factory preprogrammed value. Other resets will not cause initialization of the TRIM register.
[6]
The only reset sources that affect these SFRs are power-on reset and watchdog reset.
[1]
Extended SFRs are physically located on-chip but logically located in external data memory address space (XDATA). The MOVX A,@DPTR and MOVX @DPTR,A instructions are
used to access these extended SFRs.
[2]
The BOICFG2/1/0 will be copied from UCFG1.5 to UCFG1.3 when power-on reset.
[3]
CLKCON register reset value comes from UCFG1. The reset value of CLKCON.2 to CLKCON.0 come from UCFG1.2 to UCFG1.0 and reset value of CLKDBL bit comes from
UCFG1.7.
Table 3.
Extended special function registers - P89LPC980/982
Name
Description
SFR
addr.
Bit functions and addresses
Reset value
MSB
LSB
Hex
Binary
BODCFG
BOD
configuration
register
FFC8H
-
-
-
-
-
BOICFG2
BOICFG1
BOICFG0
CLKCON
CLOCK Control
register
FFDEH
CLKOK
-
WDMOD
XTALWD
CLKDBL
FOSC2
FOSC1
FOSC0
1000 xxxx
CMPREF
Comparator
referencre
register
FFCBH
-
REFS5
REFS4
REFS3
-
REFS2
REFS1
REFS0
00
0000 0000
RTCDATH Real-time clock
data register
high
FFBFH
00
0000 0000
RTCDATL
Real-time clock
data register low
FFBEH
00
0000 0000