UM10346_1
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 01 — 2 November 2009
4 of 132
NXP Semiconductors
UM10346
LPC980/982 User manual
1.2 Pin description
Fig 2.
P89LPC982 PLCC28 pin configuration
P89LPC982
002aae538
5
6
7
8
9
10
11
25
24
23
22
21
20
19
12
13
14
15
16
17
18
4
3
2
1
28
27
26
P1.6/MISO
P1.5/RST
V
SS
P3.1/XTAL1
P3.0/XTAL2/CLKOUT
P1.4/INT1/T4EX/SS
P1.3/INT0/SDA/T4
P1.7/T3EX/MOSI
P0.0/CMP2/KBI0/SPICLK
P2.1/RXD
P2.0/TXD
P2.7/SDA
P2.6/SCL
P0.1/CIN2B/KBI1
P0.2/CIN2A/KBI2
P0.3/CIN1B/KBI3/T2
P0.4/CIN1A/KBI4
P0.5/CMPREF/KBI5/T3
V
DD
P0.6/CMP1/KBI6
P0.7/T1/KBI7
P1.2/T0/SCL
P2.2/MOSI
P2.3/MISO
P2.4/SS
P2.5/SPICLK
P1.1/RXD/T2EX
P1.0/TXD
Table 1.
Pin description
Symbol
Pin
Type
Description
PLCC28,
TSSOP28
P0.0 to P0.7
I/O
Port 0:
Port 0 is an 8-bit I/O port with a user-configurable output type. During reset
Port 0 latches are configured in the input only mode with the internal pull-up
disabled. The operation of Port 0 pins as inputs and outputs depends upon the port
configuration selected. Each port pin is configured independently. Refer to
for details.
The Keypad Interrupt feature operates with Port 0 pins.
All pins have Schmitt trigger inputs.
Port 0 also provides various special functions as described below:
P0.0/CMP2/KBI0/
SPICLK
3
I/O
P0.0 —
Port 0 bit 0.
O
CMP2 —
Comparator 2 output
I
KBI0 —
Keyboard input 0.
I/O
SPICLK —
SPI clock. When configured as master, this pin is output; when
configured as slave, this pin is input. (Pin Remap)