UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
218 of 362
NXP Semiconductors
UM10208
Chapter 17: LPC2800 USB Device
Table 240. USB Interrupt Priority Register (USBIntP - 0x8004 10B4)
Bit
Symbol
Description
Master
Reset
value
Bus
Reset
value
0
BRESET1
When this bit is 0, as it is after either Reset, an enabled
Bus Reset interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
1
SOF1
When this bit is 0, as it is after either Reset, an enabled
SOF interrupt sets request 0 to the interrupt controller. If
this bit is 1, it sets request 1.
0
0
2
PSOF1
When this bit is 0, as it is after either Reset, an enabled
Pseudo SOF interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
3
SUSP1
When this bit is 0, as it is after either Reset, an enabled
Suspend interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
4
RESUME1
When this bit is 0, as it is after either Reset, an enabled
Resume interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
5
HS_STAT1
When this bit is 0, as it is after either Reset, an enabled
HS Status interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
6
UDMA1
When this bit is 0, as it is after either Reset, an enabled
interrupt, for the change of any USB DMA controller’s
Status Register, sets request 0 to the interrupt controller.
If this bit is 1, it sets request 1.
0
0
7
EP0Setup1
When this bit is 0, as it is after either Reset, an enabled
Endpoint 0 Setup interrupt sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
31:8
-
Reserved, software should not write ones to reserved
bits. The values read from reserved bits is not defined.
-
-