CANx_IFLAG1 field descriptions (continued)
Field
Description
NOTE: This flag is cleared by the FlexCAN whenever the bit MCR[RFEN] is changed by CPU writes.
When MCR[RFEN] is set (Rx FIFO enabled), the BUF5I flag represents "Frames available in Rx FIFO"
and indicates that at least one frame is available to be read from the Rx FIFO. When the MCR[DMA] bit is
enabled, this flag generates a DMA request and the CPU must not clear this bit by writing 1 in BUF5I.
0
No occurrence of MB5 completing transmission/reception when MCR[RFEN]=0, or of frame(s)
available in the FIFO, when MCR[RFEN]=1
1
MB5 completed transmission/reception when MCR[RFEN]=0, or frame(s) available in the Rx FIFO
when MCR[RFEN]=1. It generates a DMA request in case of MCR[RFEN] and MCR[DMA] are
enabled.
4–1
BUF4TO1I
Buffer MB
i
Interrupt Or "reserved"
When the RFEN bit in the CAN_MCR register is cleared (Rx FIFO disabled), these bits flag the interrupts
for MB4 to MB1.
NOTE: These flags are cleared by the FlexCAN whenever the bit CAN_MCR[RFEN] is changed by CPU
writes.
The BUF4TO1I flags are reserved when CAN_MCR[RFEN] is set.
0
The corresponding buffer has no occurrence of successfully completed transmission or reception
when MCR[RFEN]=0.
1
The corresponding buffer has successfully completed transmission or reception when MCR[RFEN]=0.
0
BUF0I
Buffer MB0 Interrupt Or Clear FIFO bit
When the RFEN bit in MCR is cleared (Rx FIFO disabled), this bit flags the interrupt for MB0. If the Rx
FIFO is enabled, this bit is used to trigger the clear FIFO operation. This operation empties FIFO contents.
Before performing this operation the CPU must service all FIFO related IFLAGs. When the bit MCR[DMA]
is enabled this operation also clears the BUF5I flag and consequently abort the DMA request. The clear
FIFO operation occurs when the CPU writes 1 in BUF0I. It is only allowed in Freeze Mode and is blocked
by hardware in other conditions.
0
The corresponding buffer has no occurrence of successfully completed transmission or reception
when MCR[RFEN]=0.
1
The corresponding buffer has successfully completed transmission or reception when MCR[RFEN]=0.
43.4.12 Control 2 register (CANx_CTRL2)
This register complements Control1 Register providing control bits for memory write
access in Freeze Mode, for extending FIFO filter quantity, and for adjust the operation of
internal FlexCAN processes like matching and arbitration.
The contents of this register are not affected by soft reset.
Chapter 43 Flex Controller Area Network (FlexCAN)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
1111
Содержание freescale KV4 Series
Страница 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Страница 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Страница 82: ...JTAG Controller Configuration KV4x Reference Manual Rev 2 02 2015 82 Preliminary Freescale Semiconductor Inc...
Страница 88: ...System Register file KV4x Reference Manual Rev 2 02 2015 88 Preliminary Freescale Semiconductor Inc...
Страница 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Страница 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Страница 150: ...Pinout diagrams KV4x Reference Manual Rev 2 02 2015 150 Preliminary Freescale Semiconductor Inc...
Страница 170: ...Functional description KV4x Reference Manual Rev 2 02 2015 170 Preliminary Freescale Semiconductor Inc...
Страница 212: ...Functional description KV4x Reference Manual Rev 2 02 2015 212 Preliminary Freescale Semiconductor Inc...
Страница 284: ...Functional description KV4x Reference Manual Rev 2 02 2015 284 Preliminary Freescale Semiconductor Inc...
Страница 294: ...Functional description KV4x Reference Manual Rev 2 02 2015 294 Preliminary Freescale Semiconductor Inc...
Страница 330: ...Functional description KV4x Reference Manual Rev 2 02 2015 330 Preliminary Freescale Semiconductor Inc...
Страница 450: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 450 Preliminary Freescale Semiconductor Inc...
Страница 512: ...Interrupts and DMA Requests KV4x Reference Manual Rev 2 02 2015 512 Preliminary Freescale Semiconductor Inc...
Страница 520: ...Memory Map and Register Descriptions KV4x Reference Manual Rev 2 02 2015 520 Preliminary Freescale Semiconductor Inc...
Страница 580: ...Initialization Application information KV4x Reference Manual Rev 2 02 2015 580 Preliminary Freescale Semiconductor Inc...
Страница 660: ...Functional description KV4x Reference Manual Rev 2 02 2015 660 Preliminary Freescale Semiconductor Inc...
Страница 1038: ...Example configuration for chained timers KV4x Reference Manual Rev 2 02 2015 1038 Preliminary Freescale Semiconductor Inc...
Страница 1074: ...Functional description KV4x Reference Manual Rev 2 02 2015 1074 Preliminary Freescale Semiconductor Inc...
Страница 1168: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1168 Preliminary Freescale Semiconductor Inc...
Страница 1264: ...Initialization application information KV4x Reference Manual Rev 2 02 2015 1264 Preliminary Freescale Semiconductor Inc...
Страница 1336: ...Functional description KV4x Reference Manual Rev 2 02 2015 1336 Preliminary Freescale Semiconductor Inc...
Страница 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...