CHAPTER 5 APPLICATION EXAMPLES
Application Note U17121EJ1V1AN
69
5.3 Example of Evaluation Board Connection Circuit
A circuit example of connection of the V850E/ME2 with SDRAM, FPGA, and a PCI device (slot) is shown below.
Figure 5-2. Example of Evaluation Board Connection Circuit
RESET
System reset
PCI bus clock
CS6
CS3
RD
RD
WAIT
INT0
INT1
INT2
HLDRQ
HLDAK
BUSCLK
SDCKE
SDRAS
SDCAS
WE
xxBE
xxWR
A0 to A25
V850E/ME2
A0 to A12
BA0, BA12
D0 to D31
CLK
RAS
CAS
WE
CKE
CS
DQM0, DQM1
DQM2,
DQM3
SDRAM
SDRAM
CSZ6
VBESTZ
RA0 to RA25
RD0 to RD25
BENZ0 to BENZ3
WRZ0 to WRZ3
RDZ
WAITZ
INT0
INT1
INT2
HLDRQZ
HLDAKZ
DQM0 to DQM3
SDCLK
SDCKE
SDCS
SDRASZ
SDCASZ
SDWEZ
PCLK
PCIRST
IRDY
DEVSEL
TRDY
STOP
PAR
PERR
SERR
REQ1
GNT1
INTA
CBE0 to CBE3
FRAME
AD0 to AD31
FPGA
(PCI host bridge)
RST#
AD0 to AD31
IDSEL#
FRAME#
IRDY#
DEVSEL#
TRDY#
STOP#
PAR
SERR#
PERR#
REQ#
GNT#
INT#
C/BE#0 to C/BE#3
CLK
PCI device
RST#
AD0 to AD31
IDSEL#
FRAME#
IRDY#
DEVSEL#
TRDY#
STOP#
PAR
SERR#
PERR#
REQ#
GNT#
INT#
REQ2
GNT2
INTB
C/BE#0 to C/BE#3
CLK
PCI device
A24, A25
A2 to A14
Remark xx: LL, LU, UL, UU
Содержание V850E/MA1
Страница 2: ...Application Note U17121EJ1V1AN 2 MEMO ...