CHAPTER 4 CONFIGURATION EXAMPLES OF FPGA INTEGRATION
Application Note U17121EJ1V1AN
58
4.3 Reference Diagram for FPGA Top Connection
The reference diagram for connecting the PCI host bridge macro with the FPGA top layer is shown below.
Internal H
fixed input
FPGA top
I_PCLK
I_CPU_WE_B
PCLK
O_PCIRST_B
PCIRST
EN_AD
I_CPU_CS0_B
I_CPU_CS1_B
I_CPU_CS2_B
RA21 to
RA25
I_CPU_OE_B
O_CPU_WAIT_B
I_HOLDACK_B
I_SDCLK
EN_SDCLK
I_CPU_ADR0
O_GNT_B2
O_PCIHOST_IN
O_GNT_B1
GNT2
INTB
INT2
INTA
GNT1
O_HOLDREQ_B
I_AD0 to I_AD31
O_AD0 to O_AD31
AD0 to
AD31
EN_CBE
I_CBE0 to I_CBE3
O_CBE0 to O_CBE3
I_CPU_ADR1 to I_CPU_ADR19
O_SD_ADR1 to O_SD_ADR25
CBE0 to
CBE3
O_SD_DQM_B0 to O_SD_DQM_B3
O_SD_CKE
O_SD_CS_B
O_SD_RAS_B
O_SD_CAS_B
O_SD_WR_B
EN_SD_CTL
I_SD_DATA0 to I_SD_DATA31
O_CPU_DATA0 to O_CPU_DATA31
O_SD_DATA0 to O_SD_DATA31
EN_CPU_DATA
I_CPU_BE_B0 to I_CPU_BE_B3
I_CPU_DATA0 to I_CPU_DATA31
I_REQ_B1
REQ1
O_GNT_B3 to O_GNT_B7
EN_FRAME
I_FRAME_B
O_FRAME_B
FRAME
I_SERR_B
SERR
I_REQ_B2
REQ2
I_REQ_B3 to I_REQ_B7
EN_IRDY
I_IRDY_B
O_IRDY_B
IRDY
EN_DEVSEL
I_DEVSEL_B
O_DEVSEL_B
DEVSEL
EN_TRDY
I_TRDY_B
O_TRDY_B
TRDY
EN_STOP
I_STOP_B
O_STOP_B
STOP
EN_PAR
I_PAR
O_PAR
PAR
EN_PERR
I_PERR_B
O_PERR_B
PERR
Open
Open
PCI host bridge macro
Address
decoder
Selector
EN_SD_DATA0, EN_SD_DATA1
INT1
INT0
SDWEZ
SDCASZ
SDCS
SDCKE
HLDRQZ
WAITZ
DQM0 to
DQM3
SDCLK
HLDAKZ
RDZ
WRZ0
BENZ0 to
BENZ3
RA0
CSZ6
I_SRST_B
VBRESETZ
RD0 to RD31
RA1 to RA25
SDRASZ
Содержание V850E/MA1
Страница 2: ...Application Note U17121EJ1V1AN 2 MEMO ...