CHAPTER 3 SPECIFICATIONS OF PCI HOST BRIDGE MACRO
Application Note U17121EJ1V1AN
55
(f) Data parity error
(i) Read data parity error 1
Timing type: Single read cycle data parity error
Figure 3-21. Read Data Parity Error
AD
DEVSEL#
TRDY#
PAR
FRAME#
STOP#
IRDY#
PCICLK
PERR#
H
(ii) Read data parity error 2
Timing type: Burst read cycle data parity error
Figure 3-22. Read Data Parity Error 2
AD
DEVSEL#
TRDY#
PAR
FRAME#
STOP#
IRDY#
PCICLK
PERR#
Содержание V850E/MA1
Страница 2: ...Application Note U17121EJ1V1AN 2 MEMO ...