CHAPTER 4 CONFIGURATION EXAMPLES OF FPGA INTEGRATION
Application Note U17121EJ1V1AN
62
4.5.2 Internal connection diagram of PCI bus interface
I/O buffer
H fixed
FPGA top
PCI bus
I_PCLK
O_PCIRST_B
EN_AD
O_GNT_B1, O_GNT_B2
I_AD0 to I_AD31
O_AD0 to O_AD31
EN_CBE
I_CBE0 to I_CBE3
O_CBE0 to O_CBE3
I_REQ_B1, I_REQ_B2
I_REQ_B3 to I_REQ_B7
O_GNT_B3 to O_GNT_B7
EN_FRAME
I_FRAME_B
O_FRAME_B
CLK
PCLK
I_SERR_B
SERR#
SERR
C/BE0# to C/BE3#
CBE0 to CBE3
PCIRST
RST#
AD0 to AD31
AD0 to AD31
FRAME
FRAME#
EN_IRDY
I_IRDY_B
O_IRDY_B
IRDY
IRDY#
EN_DEVSEL
I_DEVSEL_B
O_DEVSEL_B
DEVSEL
DEVSEL#
EN_TRDY
I_TRDY_B
O_TRDY_B
TRDY
TRDY#
EN_STOP
I_STOP_B
O_STOP_B
STOP
STOP#
EN_PAR
I_PAR
O_PAR
PAR
PAR
GNT1#, GNT2#
GNT1, GNT2
REQ1#, REQ2#
REQ1, REQ2
EN_PERR
I_PERR_B
O_PERR_B
PERR
PERR#
Open
PCI host
bridge macro
Содержание V850E/MA1
Страница 2: ...Application Note U17121EJ1V1AN 2 MEMO ...