NAT-MCH Clock-PCB – Technical Reference Manual
Version 1.4
© N.A.T. GmbH
39
11.3.13
Transceiver Control 2 Register
The value of the Transceiver Control 2 Register controls the transmit function of the M-
LVDS transceiver for CLK1, AMC1-8.
Table 27:
TRANSC_CTL2 Register
Transceiver Control 2 - Address 0x0C
Default value 0x00
Bit
7
6
5
4
3
2
1
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Func
DE_CLK1-
8
DE_CLK1-
7
DE_CLK1-
6
DE_CLK1-
5
DE_CLK1-
4
DE_CLK1-
3
DE_CLK1-
2
DE_CLK1-
1
Table 28:
TRANSC_CTL2 - Register Bits
Bit
Name
Function
0
DE_CLK1-1 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 1.
1
DE_CLK1-2 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 2.
2
DE_CLK1-3 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 3.
3
DE_CLK1-4 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 4.
4
DE_CLK1-5 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 5.
5
DE_CLK1-6 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 6.
6
DE_CLK1-7 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 7.
7
DE_CLK1-8 Setting this bit to a logic high enables the transmit
function for CLK1 for AMC Slot 8.