NAT-MCH Clock-PCB – Technical Reference Manual
Version 1.4
© N.A.T. GmbH
41
11.3.15
Transceiver Control 4 Register
The value of the Transceiver Control 4 Register controls the transmit function of the M-
LVDS transceiver for CLK2, AMC1-8.
Table 31:
TRANSC_CTL4 Register
Transceiver Control 4 - Address 0x0E
Default value 0x00
Bit
7
6
5
4
3
2
1
0
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Func
DE_CLK2-
8
DE_CLK2-
7
DE_CLK2-
6
DE_CLK2-
5
DE_CLK2-
4
DE_CLK2-
3
DE_CLK2-
2
DE_CLK2-
1
Table 32:
TRANSC_CTL4 - Register Bits
Bit
Name
Function
0
DE_CLK2-1 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 1.
1
DE_CLK2-2 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 2.
2
DE_CLK2-3 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 3.
3
DE_CLK2-4 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 4.
4
DE_CLK2-5 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 5.
5 DE_CLK2-6
Setting
this
bit to a logic high enables the transmit
function for CLK2 for AMC Slot 6.
6
DE_CLK2-7 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 7.
7
DE_CLK2-8 Setting this bit to a logic high enables the transmit
function for CLK2 for AMC Slot 8.