![Motorola MC68HC908GP32 Скачать руководство пользователя страница 124](http://html.mh-extra.com/html/motorola/mc68hc908gp32/mc68hc908gp32_technical-data-manual_245608124.webp)
Clock Generator Module (CGMC)
Technical Data
MC68HC908GP32
•
MC68HC08GP32
—
Rev. 6
122
Clock Generator Module (CGMC)
MOTOROLA
•
PLL VCO range select register (PMRS)
(See
7.6.5 PLL VCO Range Select Register
.)
•
PLL reference divider select register (PMDS)
(See
7.6.6 PLL Reference Divider Select Register
.)
Figure 7-3
is a summary of the CGMC registers.
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
$0036
PLL Control Register
(PCTL)
Read:
PLLIE
PLLF
PLLON
BCS
PRE1
PRE0
VPR1
VPR0
Write:
Reset:
0
0
1
0
0
0
0
0
$0037
PLL Bandwidth Control
Register
(PBWC)
Read:
AUTO
LOCK
ACQ
0
0
0
0
R
Write:
Reset:
0
0
0
0
0
0
0
0
$0038
PLL Multiplier Select High
Register
(PMSH)
Read:
0
0
0
0
MUL11
MUL10
MUL9
MUL8
Write:
Reset:
0
0
0
0
0
0
0
0
$0039
PLL Multiplier Select Low
Register
(PMSL)
Read:
MUL7
MUL6
MUL5
MUL4
MUL3
MUL2
MUL1
MUL0
Write:
Reset:
0
1
0
0
0
0
0
0
$003A
PLL VCO Range Select
Register
(PMRS)
Read:
VRS7
VRS6
VRS5
VRS4
VRS3
VRS2
VRS1
VRS0
Write:
Reset:
0
1
0
0
0
0
0
0
$003B
PLL Reference Divider
Select Register
(PMDS)
Read:
0
0
0
0
RDS3
RDS2
RDS1
RDS0
Write:
Reset:
0
0
0
0
0
0
0
1
= Unimplemented
R
= Reserved
NOTES:
1. When AUTO = 0, PLLIE is forced clear and is read-only.
2. When AUTO = 0, PLLF and LOCK read as clear.
3. When AUTO = 1, ACQ is read-only.
4. When PLLON = 0 or VRS7:VRS0 = $0, BCS is forced clear and is read-only.
5. When PLLON = 1, the PLL programming register is read-only.
6. When BCS = 1, PLLON is forced set and is read-only.
Figure 7-3. CGMC I/O Register Summary
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..