MOTOROLA
TIMER/RESET MODULE
MMC2001
9-16
REFERENCE MANUAL
9.6.7 PIT Alternate Data Register (ITADR)
The PIT alternate data register is a read-only register that provides access to the
counter value. Access this register with 32-bit loads and stores only.
Figure 9-18 PIT Alternate Data Register
9.6.8 PIT in Low-Power Modes
The PIT is unaffected by wait mode. In stop or doze mode, the timer may either con-
tinue to run or be halted. If the DOZE or STOP bit is set in the control/status register,
the timer is halted in the respective mode. When doze or stop mode is exited, timer
operation reverts to what it was prior to entering doze or stop mode.
9.6.9 PIT in Debug Mode
In debug mode, the module may either continue to run or be halted. If the DBG bit is
set in the PIT control/status register, the timer is halted. When debug mode is exited,
the timer operation reverts to what it was prior to entering debug mode.
ITADR — PIT Alternate Data Register
1000102C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PIT COUNTER
W
RESET:
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..