MOTOROLA
INTERRUPT CONTROLLER
MMC2001
10-4
REFERENCE MANUAL
EFx — Enable Fast Interrupt Flag x
This bit enables the corresponding interrupt source to request a fast interrupt.
0 =
Disable
1 =
Enable
A reset operation clears this bit.
When the enable flag is set and the corresponding interrupt line is asserted, the inter-
rupt controller asserts a fast interrupt request. Enabling an interrupt source that has
an asserted request causes that interrupt to become pending, and a request to the
CPU is asserted if not already outstanding.
10.2.4 Normal Interrupt Pending Register (NIPND)
Access the 32-bit normal interrupt pending register with 32-bit loads only.
Figure 10-4 Normal Interrupt Pending Register
NPx — Normal Interrupt Pending Flag x
This bit indicates a pending normal interrupt request from the corresponding interrupt
source.
0 =
No request
1 =
Interrupt request pending
When a normal interrupt enable flag is set and the corresponding interrupt line is
asserted, the interrupt controller asserts a normal interrupt request. The normal inter-
rupt pending flags reflect the interrupt input lines which are asserted and are currently
enabled to generate a normal interrupt.
NIPND — Normal Interrupt Pending Register
1000000C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
NP31
NP30
NP29
NP28
NP27
NP26
NP25
NP24
NP23
NP22
NP21
NP20
NP19
NP18
NP17
NP16
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NP15
NP14
NP13
NP12
NP11
NP10
NP9
NP8
NP7
NP6
NP5
NP4
NP3
NP2
NP1
NP0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..