MMC2001
PROGRAMMING REFERENCE
MOTOROLA
REFERENCE MANUAL
C-11
Figure C-13 Watchdog Service Register
C.3.9 PIT Control/Status Register (ITCSR)
Figure C-14 PIT Control and Status Register
Access this register with 32-bit loads and stores only.
STOP — Stop Mode Control
This bit controls the function of the PIT in stop mode
0 =
PIT function is not affected while in stop mode
1 =
PIT function is frozen while in stop mode
DOZE — Doze Mode Control
This bit controls the function of the PIT in doze mode
0 =
PIT function is not affected while in doze mode
1 =
PIT function is frozen while in doze mode
DBG — Debug Mode Control
This bit controls the function of the PIT in debug mode
0 =
PIT function is not affected while in debug mode
1 =
PIT function is frozen while in debug mode
WSR — Watchdog Service Register
10001020
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
WATCHDOG SERVICE REGISTER
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
ITCSR — Interval Timer Control and Status Register
10001024
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
STOP DOZE
DBG
OVW
ITIE
ITIF
RLD
EN
W
RESET:
0
0
0
0
0
0
0
0
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..