MMC2001
INTEGER CPU
MOTOROLA
REFERENCE MANUAL
2-9
of the cycle as well as the address space and size of the transfer. The selected device
then controls the length of the cycle with the signal(s) used to terminate the cycle.
Access requests are generated in an overlapped fashion in order to support sus-
tained single-cycle transfers.
Inputs to the M•CORE are sampled synchronously and must be stable during the
sample windows defined in Figure 2-4. If an input makes a transition during the win-
dow time period, the level recognized by the M•CORE is not predictable.
Outputs from the M•CORE change on one of the two clock edges, depending on the
signal class.
Figure 2-4 Signal Relationships to Clocks
2.8.2 Bus Signals
Figure 2-5 shows the M•CORE bus signals arranged by functional group.
CLK
tsu0
th0
tsu1
th1
tsu2
th2
tsu3
th3
tsu = time set up
th = time hold
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..