4-108
Registers
Writes to the MMRS register are unaffected. Clearing the
PCI Configuration Info Enable bit causes the MMRS
register to return to normal operation.
Registers: 0xA4–0xA7
Memory Move Write Selector (MMWS)
Read/Write
MMWS
Memory Move Write Selector
[31:0]
Supplies AD[63:32] during data write operations during
Memory-to-Memory Moves and absolute address STORE
operations.
A special mode of this register can be enabled by setting
the PCI Configuration Info Enable bit in the
register. If this bit is set, the MMWS register
returns bits [63:32] of the SCRIPTS RAM PCI
Address Register Two (SCRIPTS RAM)
in bits [31:0] of
the MMWS register when read.
Writes to the MMWS register are unaffected. Clearing the
PCI Configuration Info Enable bit causes the MMWS
register to return to normal operation.
Registers: 0xA8–0xAB
SCRIPTS Fetch Selector (SFS)
Read/Write
SFS
SCRIPTS Fetch Selector
[31:0]
Supplies AD[63:32] during SCRIPTS fetches and Indirect
fetches (excluding Table Indirect fetches). This register
can be loaded automatically using a 64-bit jump
instruction.
A special mode of this register can be enabled by setting
the PCI Configuration Info Enable bit in the
register. If this bit is set, bits [16:23] of the
31
0
MMWS
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
31
0
SFS
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
*
Содержание LSI53C896
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 88: ...2 62 Functional Description...
Страница 112: ...3 24 Signal Descriptions...
Страница 306: ...6 38 Specifications This page intentionally left blank...
Страница 310: ...6 42 Specifications This page intentionally left blank...
Страница 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Страница 340: ...6 72 Specifications...
Страница 346: ...A 6 Register Summary...
Страница 362: ...IX 12 Index...