6-20
Specifications
Figure 6.15 Operating Register/SCRIPTS RAM Write, 32-Bit
Table 6.21
Operating Register/SCRIPTS RAM Write, 32-Bit
Symbol
Parameter
Min
Max
Unit
t
1
Shared signal input setup time
7
–
ns
t
2
Shared signal input hold time
0
–
ns
t
3
CLK to shared signal output valid
–
11
ns
Byte Enable
Addr In
CMD
t
2
t
1
t
2
t
1
t
2
t
1
t
1
t
2
t
2
t
3
t
2
t
1
t
3
CLK
(Driven by System)
FRAME/
(Driven by Master)
AD[31:0]
(Driven by Master)
C_BE[3:0]/
(Driven by Master)
PAR
(Driven by Master)
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C896)
STOP/
(Driven by LSI53C896)
DEVSEL/
(Driven by LSI53C896)
In
t
2
Data In
t
1
In
t
2
t
1
*
Содержание LSI53C896
Страница 6: ...vi Preface...
Страница 16: ...xvi Contents...
Страница 88: ...2 62 Functional Description...
Страница 112: ...3 24 Signal Descriptions...
Страница 306: ...6 38 Specifications This page intentionally left blank...
Страница 310: ...6 42 Specifications This page intentionally left blank...
Страница 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Страница 340: ...6 72 Specifications...
Страница 346: ...A 6 Register Summary...
Страница 362: ...IX 12 Index...