MachXO5-NX Development Board
Evaluation Board User Guide
© 2022 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
38
FPGA-EB-02052-1.0
Appendix A. MachXO5-NX Development Board Schematics
Figure A.1. Title Page
5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
MachXO5-NX Development Board
Rev - A
01 - Title Page
02 - Block Diagram and Power Tree
03 - USB to Hard JTAG I/F
04 - USB to Soft JTAG I/F (BANK1)
05 - Versa Connector (BANK0/2)
06 - Arduino&Aardvark Headers (BANK3/4)
07 - High Speed Headers (BANK5/6)
08 - Raspberry Pi and LEDs (BANK7/8)
09 - HyperRAM and ADC (BANK9)
10 - POWER RAILS
11 - POWER REGULATORS
Date:
Size
Schematic Rev
o f
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
1.0
MachXO5-NX Development Board
A
1
11
Thursday, January 13, 2022
A
Title Page
Date:
Size
Schematic Rev
o f
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
1.0
MachXO5-NX Development Board
A
1
11
Thursday, January 13, 2022
A
Title Page
Date:
Size
Schematic Rev
o f
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
1.0
MachXO5-NX Development Board
A
1
11
Thursday, January 13, 2022
A
Title Page