32
ispClock5400D Evaluation Board
Lattice Semiconductor
User’s Guide
Appendix A. Schematic
Figure 33. ispClock5406D
5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
VCC
TDO
TDI
TMS
TCK
BANK_0N
BANK_0P
BANK_2N
BANK_2P
BANK_3N
BANK_3P
BANK_5N
BANK_5P
REFA_N
REFA_P
REFB_N
REFB_P
SCL
SDA
VCCO_0
VCCO_2
VCCO_3
VCCO_5
VCCA
USER0
USER3
REFB_VTT
RESETb
FBK_VTT
Date:
Size
Schematic Rev
of
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
Thursday, February 19, 2009
A
B
9
1
ispCLOCK5406D
ispClock5406D Lab Evaluation Board
B
Date:
Size
Schematic Rev
of
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
Thursday, February 19, 2009
A
B
9
1
ispCLOCK5406D
ispClock5406D Lab Evaluation Board
B
Date:
Size
Schematic Rev
of
Sheet
Title
Lattice Semiconductor Applications
Email: [email protected]
Phone (503) 268-8001 -or- (800) LATTICE
Board Rev
Project
Thursday, February 19, 2009
A
B
9
1
ispCLOCK5406D
ispClock5406D Lab Evaluation Board
B
} Sheet 4
} Sheet 5
} Sheet 6
} Sheet 7
Sheet 9 {
Sheet 9 {
Sheet 2 {
Sheet 3 {
} Sheet 2
Connect DIEPAD to ground plane with 5 or more vias.
R34
470
R34
470
C54
100nF
C54
100nF
C2
100nF
C2
100nF
J17
FBK_N
J17
FBK_N
U1
ispCLOCK5406D
U1
ispCLOCK5406D
USER3
45
USER2
46
USER1
47
USER0
48
VCCJ
37
TDO
38
TMS
39
TCK
40
TDI
41
RESETb
42
VCCO_0
33
BANK_0P
35
BANK_0N
34
GNDO_0
36
VCCO_1
32
GNDO_1
29
BANK_1P
31
BANK_1N
30
VCCO_2
25
GNDO_2
28
BANK_2P
27
BANK_2N
26
VCCO_3
12
GNDO_3
9
BANK_3P
10
BANK_3N
11
VCCO_4
5
GNDO_4
8
BANK_4P
6
BANK_4N
7
VCCO_5
4
GNDO_5
1
BANK_5P
2
BANK_5N
3
REFAP
16
REFAN
15
REFAVTT
14
REFBP
19
REFBN
18
REFBVTT
17
RREF
24
FBKP
22
FBKN
21
FBKVTT
20
GNDD
43
GNDA
13
VCCD
44
VCCA
23
DIE_PAD
49
J18
FBK_P
J18
FBK_P
C1
100nF
C1
100nF
C3
100nF
C3
100nF