CertusPro-NX SerDes/PCS Usage Guide
Preliminary
Technical Note
122
© 2020-2021 Lattice Semiconductor
FPGA-TN-02245-0.81
All rights reserved. CONFIDENTIAL
Appendix A. Configuration Registers
A.1. PMA Registers
A.1.1. Register Address
Table A. 1. Register Address
Offset
LMMI
Register Name
Access
Type
Description
8’d0
reg00
RW
Control register 0.
8’d1
reg01
RW
Clock count for error counter decrement.
8’d2
reg02
RW
Error counter threshold – Rx idle detect maximum latency.
8’d3
reg03
RW
Rx Impedance ratio.
8’d4
reg04
RW
Tx PLL F settings and PCLK ratio.
8’d5
reg05
RW
Tx PLL M & N settings.
8’d6
reg06
RW
Rx PLL F settings and PCLK ratio.
8’d7
reg07
RW
Rx PLL M & N settings.
8’d8
reg08
RW
250 ns timer base count.
8’d9
reg09
RW
Tx Impedance ratio.
8’d10
reg0a
RW
Tx Post-Cursor ratio.
8’d11
reg0b
RW
Tx Pre-Cursor ratio.
8’d14
reg0e
RW
Power down feature.
8’d25
reg18
RW
Tx Amplitude ratio.
8’d33
reg21
RW
CDR PLL frequency comparator maximum difference.
8’d34
reg22
RW
CDR PLL frequency comparator counter.
8’d35
reg23
RW
EI4 mode register.
8’d48
reg30
RO
PMA Controller status.
8’d100
reg64
RW
PRBS control register.
8’d101
reg65
RO
PRBS error counter register.
8’d102
reg66
RW
PHY reset override register.
8’d103
reg67
RW
PHY power override register.
8’d116
reg68
RW
PCS Loopback control.
8’d117
reg69
RW
Transmit PLL Current Charge Pump.
8’d118
reg6a
RW
Receive PLL Current Charge Pump.
8’d121
reg79
RW
CDR PLL manual control.
8’d127
reg7f
RO
PMA Status.
8’d128
reg80
WO
Update settings command register.
A.1.2. Register Description
Table A. 2. Control Register 0 [reg00]
Field
Name
Access
Width
Reset
Description
[7]
auto shift
RW
1
1’b1
Defines whether or not Electrical Idle 1 pattern is
automatically shifted in SerDes macro after loading the
drive pattern.
1’b1 – automatically shifted.
1’b0 – not automatically shifted.
[6]
force Rx detect
RW
1
1’b0
Force the result of PCIe receiver detect operation to be