CertusPro-NX SerDes/PCS Usage Guide
Preliminary
Technical Note
128
© 2020-2021 Lattice Semiconductor
FPGA-TN-02245-0.81
All rights reserved. CONFIDENTIAL
Field
Name
Access
Width
Reset
Description
calibration sequence after power-up and PHY reset
de-assertion.
1’b1 – completed.
1’b0 – not yet.
[6]
reserved
RSVD
1
1’b0
—
[5]
arxctle_err
RO
1
NA
Defines Rx CTLE calibration has reached a minimum or
maximum value.
1’b1 – reached.
1’b0 – not yet reached.
[4]
asch_err
RO
1
NA
Defines if Schmitt offset calibration has reached a
minimum or maximum value.
1’b1 – reached.
1’b0 – not yet reached.
[3]
arxes_err
RO
1
NA
Defines Rx Offset Dp calibration has reached a minimum
or maximum value.
1’b1 – reached.
1’b0 – not yet reached.
[2]
arxdm_err
RO
1
NA
Defines Rx Offset Dm calibration has reached a minimum
or maximum value.
1’b1 – reached.
1’b0 – not yet reached.
[1]
arxdp_err
RO
1
NA
Defines Rx Offset Error Sampler calibration has reached a
minimum or maximum value.
1’b1 – reached.
1’b0 – not yet reached.
[0]
arxt_err
RO
1
NA
Defines Rx Offset T calibration has reached a minimum or
maximum value.
1’b1 – reached.
1’b0 – not yet reached.
Table A. 20. PRBS Control Register [reg64]
Field
Name
Access
Width
Reset
Description
[7]
reserved
RSVD
1
1’b0
—
[6]
prbs_chk
RW
1
1’b0
PRBS pattern checker control.
1’b1 – enabled.
1’b0 – disabled.
[5:4]
reserved
RSVD
2
2’b00
Internal usage.
[3:2]
prbs_typ
RW
2
2’b00
Defines the type of PRBS pattern which is applied.
2’b11 – PRBS31
2’b10 – PRBS23
2’b01 – PRBS11
2’b00 – PRBS7
[1]
lpbk_en
RW
1
1’b0
Near-End loopback (serial loopback from Tx back to Rx)
control.
1’b1 – the PMA is put in Near-End loopback.
1’b0 – the PMA is not put in Near-End loopback.
[0]
prbs_gen
RW
1
1’b0
PRBS pattern transmission control.
1’b1 – starts the PRBS pattern transmission.
1’b0 – not start the PRBS pattern transmission.
Note: This register can be reprogrammed any time but has functional impact on the functionality as it can configure the SerDes in
loopback or generate the PRBS pattern.