![iWave iW-RainboW-G27M Скачать руководство пользователя страница 34](http://html1.mh-extra.com/html/iwave/iw-rainbow-g27m/iw-rainbow-g27m_hardware-users-manual_2098294034.webp)
REL1.0
Page 34 of 71
i.MX8 SMARC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
SMARC
Pin No.
SMARC Edge
Signal Name
CPU Ball Name/
Pin Number
Signal Type/
Termination
Description
S114
MIPI_DSI1_TX1_P
MIPI_DSI1_DATA1
_P /BG29
or
LVDS1_CH1_TX1
_P/ BM38
O, MIPI
MIPI DSI1 differential data lane 1
positive
Note: Optionally connected to
LVDS1_CH1 differential data lane 1
positive
S115
MIPI_DSI1_TX1_N
MIPI_DSI1_DATA1
_N/BH28
or
LVDS1_CH1_TX1
_N/ BK32
O, MIPI
MIPI DSI1 differential data lane 1
negative
Note: Optionally connected to
LVDS1_CH1 differential data lane 1
negative
S116
LCD1_VDD_EN
(GPIO1_14)
LVDS1_I2C1_SCL/
BD32
O, 1.8V CMOS
LCD1Power Enable
S117
MIPI_DSI1_TX2_P
MIPI_DSI1_DATA2
_P /BG35
or
LVDS1_CH1_TX2
_P/ BN31
O, MIPI
MIPI DSI1 differential data lane 2
positive
Note: Optionally connected to
LVDS1_CH1 differential data lane 2
positive
S118
MIPI_DSI1_TX2_N
MIPI_DSI1_DATA2
_N/BH34
or
LVDS1_CH1_TX2
_N/ BL31
O, MIPI
MIPI DSI1 differential data lane 2
negative
Note: Optionally connected to
LVDS1_CH1 differential data lane 2
negative
S120
MIPI_DSI1_TX3_P
MIPI_DSI1_DATA3
_P /BG27
or
LVDS1_CH1_TX3
_P/ BM30
O, MIPI
MIPI DSI1 differential data lane 3
positive
Note: Optionally connected to
LVDS1_CH1 differential data lane 3
positive
S121
MIPI_DSI1_TX3_N
MIPI_DSI1_DATA3
_N/ BH26
or
LVDS1_CH1_TX3
_N/ BK30
O, MIPI
MIPI DSI1 differential data lane 3
negative
Note: Optionally connected to
LVDS1_CH1 differential data lane 3
negative
S122
LCD1_BL_PWM
(GPIO1_10)
LVDS1_GPIO00/
BD34
O, 1.8V CMOS
LCD0 Back Light Brightness control
PWM
S125
MIPI_DSI0_TX0_P
MIPI_DSI0_DATA0
_P /BK28
or
LVDS1_CH0_TX0
_P/ BN37
O, MIPI
MIPI DSI0 differential data lane 0
positive
Note: Optionally connected to
LVDS1_CH0 differential data lane 0
positive
S126
MIPI_DSI0_TX0_N
MIPI_DSI0_DATA0
_N/ BM28
or
LVDS1_CH0_TX0
_N/ BL37
O, MIPI
MIPI DSI0 differential data lane 0
negatives
Note: Optionally connected to
LVDS1_CH0 differential data lane 0
negative
S127
LCD0_1_EN
(GPIO1_08)
LVDS0_I2C1_SCL/
BE37
O, 1.8V CMOS
LCD0 Backlight Enable
S128
MIPI_DSI0_TX1_P
MIPI_DSI0_DATA1
_P /BK26
or
O, MIPI
MIPI DSI0 differential data lane 1
positive