![iWave iW-RainboW-G27M Скачать руководство пользователя страница 11](http://html1.mh-extra.com/html/iwave/iw-rainbow-g27m/iw-rainbow-g27m_hardware-users-manual_2098294011.webp)
REL1.0
Page 11 of 71
i.MX8 SMARC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
2.
ARCHITECTURE AND DESIGN
This section provides detailed information about i.MX8 SMARC SOM features and Hardware architecture with high
level block diagram.
2.1
i.MX8 QM/QP SMARC SOM Block Diagram
iW-RainboW-G27M
–
i.MX8 QM/QP SMARC SOM Block Diagram
Micro SD
Connector
(Optional)
i.MX8
QM/QP
LPDDR4 - 4GB
(Upgradable)
eMMC
–
16GB
(Upgradable)
MMC(8bit)
DDR CH0
DDR CH1
eMMC0
LPDDR4 (64bit)
uSDHC2
1
USB OTG1
ENET0
PCIe0, PCIe1
SMARC Edge
Connector
100Pin
Expansion
Connector
(Optional)
Gigabit
Ethernet PHY
PCIe0 x 1
USB3.0
USB_SS3
USB2.0 x 1
RGMII
USB3.0 HUB
(4ports)
USB2.0
USB3.0 x 2
Gigabit Ethernet
uSDHC1
SD x 1
MIPI CSI0
7
,
MIPI CSI1
MIPI CSI X 2 (1x2lane, 1x4lane)
MLB x 1
GPIOs
GPIOs
MLB
ENET1
Gigabit
Ethernet PHY
RGMII
PCIe2/SATA
SATA x 1
USB OTG2
USB Device/OTG x 1
Octa SPI Flash
(Optional)
Octa QSPI x 1
QSPI0A
QSPI0B
FLEXCAN0
FLEXCAN1
CAN x 2
CAN x 1
FLEXCAN2
MIPI Camera x 1 (2lane)
MPI CSI0
7
HDMI RX x 1
HDMI RX
LVDS0 x 2
LVDS0_CH0
LVDS0_CH1
SPI3
SPI x 1
SAI0
SAI1
I2S x 2
ESAI x 1
ESAI1
UART0,
M40/UART1
2
,
UART3,
UART4
UART x 4
CAM I2C x 2
MIPI_CSI0_I2C0
MIPI_CSI1_I2C0
DMA_I2C1
I2C x 1
UART x 2
SCU_UART0,
M41/UART4
3
20pin Header
(Optional)
JTAG
SJC
SPDIF/DMA_I2C2* x 1
SPDIF/
DMA_I2C2
*
Wi-Fi & BT
Module
UART1
2
UART
HDMI TX
5
HDMI x 1
DP x 1
LVDS1_CH0
LVDS1_CH1
4
MIPI DSI0
MIPI DSI1
4
MIPI DSI x 2
LVDS1 x 2
SD (4bit)
GPIOs
GPIO x14
Note:
1. JODY-W2 Wi-Fi is supported by using SDHC2 interface, hence On SOM microSD will be an optional feature. PCIe based Wi-Fi can be supported only with JODY-W3 Modules.
2. In default configuration UART1 interface of i.MX8 is connected to on SOM Bluetooth module. When UART1 is optional near edge connector, M40UART0 can be supported at SMARC Edge connector.
3. Either M41UART0 or UART4 can be supported at JTAG Connector
4. Either LVDS1_CH0 or MIPI DSI0 can be supported, similarly LVDS1_CH1 or MIPI DSI1 can be supported. In default configuration MIPI DSI 0 & 1 are supported at SMARC Edge Connector.
5. Either HDMI or Display Port can be supported. In default configuration HDMI is supported
6.Either i.MX8 SPI2 or QSPIA can be supported. In default configuration SPI2 is supported at SMARC Edge Connector.
7.i.MX8 MIPI CSI0 1
st
2 Lanes are input from SMARC Edge Connector and next 2 Lanes are input from SOM Expansion Connector.
* Optional
PCIe1 x 1
W_PCIe
W_PCIe
Antenna Conn.
Antenna Conn.
SERDES0
Gigabit Ethernet
SERDES1
USB2.0 x 4
USB3.0 x 2_EXP
USB3.0 x 2_EXP
SPI2/
QSPI1A
6
SPI/QSPIA* x 1
Figure 1: i.MX8 QM/QP SMARC SOM Block Diagram