![Intel SE7520AF2 Скачать руководство пользователя страница 7](http://html.mh-extra.com/html/intel/se7520af2/se7520af2_technical-product-specification_2073380007.webp)
Intel® Server Board SE7520AF2 TPS
Table of Contents
Revision 1.2
Intel order number C77866-003
vii
4.4.6
Levels of Drive Hierarchy within the Intel® Integrated RAID Firmware ................. 92
4.5
Intel® RAID Controller Drivers............................................................................... 93
4.6
Intel® RAID Web Console ..................................................................................... 93
4.7
Intel® RAID BIOS Console Configuration Utility.................................................... 94
4.7.1
Quick Configuration Steps ..................................................................................... 94
4.7.2
Starting the BIOS Console Utility on the Host Computer....................................... 94
4.7.3
Screen and Option Descriptions ............................................................................ 95
4.7.4
Configuration Mismatch Screen............................................................................. 98
4.7.5
Detailed Configuration Instructions........................................................................ 98
4.7.6
Finish Configuration............................................................................................. 102
4.7.7
Initialize the Drive ................................................................................................ 102
5.
System BIOS..................................................................................................................... 105
5.1
BIOS Identification String..................................................................................... 105
5.2
Supported BIOS Features ................................................................................... 105
5.3
Processor Initialization......................................................................................... 106
5.3.1
Multiple Processor Initialization ........................................................................... 106
5.3.2
Mixed Processor Steppings ................................................................................. 107
5.3.3
Mixed Processor Models ..................................................................................... 107
5.3.4
Mixed Processor Families.................................................................................... 107
5.3.5
Mixed Processor Cache Sizes............................................................................. 107
5.3.6
Jumperless Processor Speed Settings................................................................ 107
5.3.7
Microcode ............................................................................................................ 108
5.3.8
Processor Cache ................................................................................................. 108
5.3.9
Hyper-Threading Technology .............................................................................. 108
5.3.10
Intel SpeedStep® Technology ............................................................................. 108
5.3.11
Intel® Extended Memory 64 Technology (Intel® EM64T) ................................... 108
5.4
Memory Initialization ............................................................................................ 108
5.4.1
Memory Sizing ..................................................................................................... 109
5.4.2
Disabling DIMMs.................................................................................................. 109
5.4.3
Memory On-Line Sparing and Mirroring............................................................... 109
5.4.4
ECC Memory Initialization ................................................................................... 110
5.4.5
Memory Population.............................................................................................. 110
5.4.6
DIMM Module Capacity ....................................................................................... 110
5.4.7
Memory Error Handling........................................................................................ 111
5.4.8
Memory Test........................................................................................................ 111