Volume 3: Instruction Formats
3:341
4.4.5.3
Integer Advanced Load Check
4.4.5.4
Floating-point Advanced Load Check
4.4.6
Cache/Synchronization/RSE/ALAT
The cache/synchronization/RSE/ALAT instructions are encoded in major opcode 0 along
with the memory management instructions. See
for a summary of the opcode extensions.
4.4.6.1
Sync/Fence/Serialize/ALAT Control
40
37 36 35
33 32
13 12
6 5
0
s
x
3
imm
20b
r
1
qp
4
1
3
20
7
6
Instruction
Operands
Opcode
Extension
x
3
chk.a.nc
r
1
,
target
25
4
chk.a.clr
5
40
37 36 35
33 32
13 12
6 5
0
s
x
3
imm
20b
f
1
qp
4
1
3
20
7
6
Instruction
Operands
Opcode
Extension
x
3
chk.a.nc
f
1
,
target
25
6
chk.a.clr
7
40
37 36 35
33 32 31 30
27 26
6 5
0
x
3
x
2
x
4
qp
4
1
3
2
4
21
6
Instruction
Opcode
Extension
x
3
x
4
x
2
invala
0
0
1
fwb
0
2
mf
2
mf.a
3
srlz.d
0
3
srlz.i
1
sync.i
3
Содержание Itanium 9150M
Страница 1: ......
Страница 209: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault...
Страница 301: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Страница 405: ...3 396 Volume 3 Resource and Dependency Semantics...
Страница 406: ...3 397 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index...
Страница 407: ...3 398 Intel Itanium Architecture Software Developer s Manual Rev 2 3...
Страница 419: ...INDEX Index 12 Index for Volumes 1 2 3 and 4...
Страница 420: ......