Table 3.
Jumper Settings and Descriptions
Jumper Block
Description
Setting
J7
Programming Header
-
J8
To switch the generated clock
frequency to TX channel:
• Pin 1-2 = 297 Mhz
• Pin 2-3 = 297/1.001 Mhz
1-2: 297 Mhz
2-3: 297/1.001 Mhz
J9
To select SDI or IP mode:
• Pin 1-2 = SDI mode
• Pin 2-3 = IP mode
1-2
Related Information
Agilex I-series SoC Development Kit User Guide
1.5. Design Example Parameters
Table 4.
Parameters available in Design Example tab
Parameter
Value
Description
Select Design
• Parallel loopback with
external VCXO
• Serial loopback
Select available design example to be generated.
• Parallel loopback with external VCXO: Parallel
loopback design with an external VCXO to synchronize
the clock between RX and TX.
• Serial loopback: An internal video pattern generator
generates along with TX and transmits to RX. This
design allows simple demonstration when you do not
have a video source available.
Simulation
On / Off
Turns on this option to generate necessary files for
simulation testbench.
Synthesis
On
Turns on this option to generate necessary files forIntel
Quartus Prime compilation and hardware demo.
This option is greyed out and set to always Enabled. This is
because synthesis files are still required to run Support-
Logic Generation stage in Intel Quartus Prime to generate
the transceiver tile’s files which are essential to run
simulation as well.
Generate File Format
• Verilog
• VHDL
Select the HDL format for generated design example fileset.
Note that the HDL format only affects the generated top
level IP files. All the other files, for example testbenches
and top level files for hardware demo are in Verilog.
Select Daughter card
• Nextera VIDIO 12G-SDI
FMC card
Select the daughter card for the targeted design example.
This option is greyed out as only Nextera VIDIO 12G-SDI
FMC card is supported in this design example.
Select Board
• No Development Kit
• Agilex I-Series SOC
Development Kit
• Custom Development Kit
Select the board for the targeted design example.
continued...
1. F-Tile SDI II Intel
®
Agilex
™
FPGA IP Design Example Quick Start Guide
710496 | 2022.01.28
F-Tile SDI II Intel
®
Agilex
™
FPGA IP Design Example User Guide
11