Figure 17.
Parallel Loopback with Duplex Mode
Top
SDI Du Sys
Du Top
SDI F-tile
PHY Adapter
Device_init
F-tile PMA/
FEC Direct
PHY IP (RX)
F-tile PMA/
FEC Direct
PHY IP (TX)
SDI II
(Duplex)
Reference
and System
PLL Clocks IP
GPIO Clock
TX PLL
Ref Clock
SysPLL
Ref Clock
RX CDR
Ref Clock
TX PLL Refclock
System PLL Refclock
RX Coreclock
RX CDR Refclock
TX PLL/RX CDR Link Clock
System PLL Output Link Clock
TX/RX Transceiver Clkout
TX/RX Transceiver Clkout2
Loopback
FIFO
Loopback Top
2. Design Example Detailed Description
710496 | 2022.01.28
F-Tile SDI II Intel
®
Agilex
™
FPGA IP Design Example User Guide
23