Figure 2.
Directory Structure for the Design Examples
<Design Example>
qdb
quartus
sdi_ii_agi_demo.qpf
sdi_ii_agi_demo.qsf
sdi_ii_agi_demo.sv
sdi_ii_agi_demo.sdc
edge_detector.sv
clock_heartbeat.v
sgpio_slave.v
vid_pattgen (for serial loopback design)
rx (for simplex mode design)
tx (for simplex mode design)
du (for duplex mode design)
loopback (for parallel loopback design)
phy_adapter
alt_reset_delay.v
device_init.sv
<
xcvr_ref_sysclk ip generated folder
>
xcvr_ref_sysclk.ip
rtl
tpg.ctrl.tcl
generation.log
hwtest
(for serial loopback design)
simulation
mentor
synopsys
testbench
xcelium
<
reset_release ip generated folder
>
reset_release.ip
jtag.sdc
sim_setup_gen.sh
Table 1.
Other Generated Files in RTL Folder
Folders
Files
vid_pattgen
/sdi_ii_colorbar_gen.v
/sdi_ii_ed_vid_pattgen.v
/sdi_ii_makeframe.v
/sdi_ii_patho_gen.v
/pattgen_ctrl.qsys
<qsys generated folder>
loopback
/loopback_top.v
/fifo/sdi_ii_ed_loopback.sdc
/fifo/sdi_ii_ed_loopback.v
du
/du_<vid_std>_top.v
sdi_<vid_std>_du_sys.qsys
(optional)
<qsys generated folder>
rx
/rx_<vid_std>_top.v
/sdi_<vid_std>_rx_sys.qsys
continued...
1. F-Tile SDI II Intel
®
Agilex
™
FPGA IP Design Example Quick Start Guide
710496 | 2022.01.28
F-Tile SDI II Intel
®
Agilex
™
FPGA IP Design Example User Guide
4