
Revision 0.9
iii
Contents
1.0
Introduction ................................................................................................................... 1
1.1
Objective .......................................................................................................... 1
1.2
Scope of This Document.................................................................................. 1
1.3
Convention Used ............................................................................................. 1
2.0
Pinout............................................................................................................................ 2
2.1
Pin Functional Descriptions (Simplified) .......................................................... 4
3.0
Control Registers .......................................................................................................... 5
3.1
Mode Register and Modes Required to be Supported..................................... 5
3.2
Special Mode Register..................................................................................... 5
3.3
Color Register .................................................................................................. 6
4.0
Command Truth Table .................................................................................................. 7
5.0
Operative Command Table........................................................................................... 8
6.0
Row/Column Addressing Per Memory Size/# Banks.................................................. 13
7.0
Functional Description ................................................................................................ 14
7.1
Power Up Sequence ...................................................................................... 14
7.2
Precharge Selected Bank .............................................................................. 15
7.3
Precharge All ................................................................................................. 15
7.4
NOP and Device Deselect ............................................................................. 15
7.5
Row activate .................................................................................................. 15
7.6
Read Bank ..................................................................................................... 15
7.7
Write Bank ..................................................................................................... 15
7.8
Block Write..................................................................................................... 16
7.9
Mode Register Set ......................................................................................... 16
7.10
Power Down Mode......................................................................................... 17
8.0
Essential Functionality for the “PC SGRAM” device ................................................... 18
8.1
Burst Read and Burst Write ........................................................................... 18
8.2
Multi- bank ping pong access ........................................................................ 18
8.3
Read and Write with autoprecharge .............................................................. 18
8.3.1
Precharge Command After a Burst Read ......................................... 18
8.3.1.1 Precharge Termination of a Burst Read .............................. 19
8.3.1.2 Precharge Command After a Burst Write ............................ 19
8.3.1.3 Precharge Termination of a Burst Write............................... 19
8.3.2
Read Terminated By Read ............................................................... 19
8.3.3
Write Terminated By Write ................................................................ 19
8.3.4
Read Terminated By Write................................................................ 19
8.3.5
Write Terminated By Read................................................................ 19
8.4
Back to Back Command Support................................................................... 20
8.5
Auto Refresh (CBR) Command ..................................................................... 20
Содержание 740
Страница 1: ...Intel740 Graphics Accelerator Design Guide August 1998 Order Number 290619 003 ...
Страница 9: ...1 Introduction ...
Страница 10: ......
Страница 13: ...2 Intel740 Graphics Accelerator Addin Card Design ...
Страница 14: ......
Страница 40: ...Addin Card Design 2 26 Intel740 Graphics Accelerator Design Guide ...
Страница 57: ...3 Intel740 Graphics Accelerator 3 Device AGP Motherboard Design ...
Страница 58: ......
Страница 86: ...3 Device AGP MotherBoard Design 3 28 Intel740 Graphics Accelerator Design Guide ...
Страница 128: ...4 Thermal Considerations ...
Страница 129: ......
Страница 131: ...Thermal Considerations 4 2 Intel740 Graphics Accelerator Design Guide ...
Страница 132: ...5 Mechanical Information ...
Страница 133: ......
Страница 139: ...Mechanical Information 5 6 Intel740 Graphics Accelerator Design Guide ...
Страница 140: ...6 Third Party Vendors ...
Страница 141: ......
Страница 144: ...A Application Notes ...
Страница 145: ...Intel740 Graphics Accelerator Application Note 653 Thermal Design Considerations April 1998 Order Number 292211 002 ...
Страница 172: ...Intel740 Graphics Accelerator Thermal Design Considerations 24 Application Note 653 ...
Страница 174: ......
Страница 178: ......
Страница 183: ......
Страница 185: ...B Reference Information ...
Страница 186: ......
Страница 187: ...PC SGRAM Specification Revision 0 9 February 1998 Order Number Not Applicable ...
Страница 216: ...PC SGRAM Specification 26 Revision 0 9 ...