13. I2C Registers > Register Descriptions
452
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
13.2.19
Externally Visible I
2
C Status Register
This register provides a summary view of status of the Tsi578. It can be polled by an external system
management device. Any bit masked by its related enable, changing from 0 to 1, will cause
ALERT_FLAG to be set in the
C Slave Access Status Register”
, and the Tsi578
to respond to the Alert Response Address if the ALRT_EN bit is set in the
. The related enables are present in the
. If all
masked status bits are 0, then the ALERT_FLAG clears. The ALERT_FLAG also clears when the
slave responds to the Alert Response Address, and not set again until there is a change in the status.
Bits [0:31] are read only from the register bus, but R/W1C from the I
2
C bus through the slave interface.
They are set when the corresponding event occurs within the Tsi578, and held asserted until an external
I
2
C master writes a 1 to that position to clear the event. If an event is still asserting at the time the W1C
occurs, the bit remains set.
The software status bits [1:3] are R/W from the register bus. They can be set or cleared by software,
and thereby used for any system purpose. An external I
2
C master can write 1 to those bits to clear them.
If the W1C occurs at the same time as software is writing the bit, the software written value will take
precedence.
This register corresponds to the I
2
C peripheral addresses 0x80 through 0x83. This register is affected
by a reset controlled by the
. All status will be cleared, including the software
status bits. Chip status will re-assert after a SRESET is released in the
only if that
chip event occurs again.
Register name: EXI2C_STAT
Reset value: 0x0000_0000
Register offset: 0x1D280
Bits
0
1
2
3
4
5
6
7
00:07
RESET
SW_
STAT2
SW_
STAT1
SW_
STAT0
OMBW
IMBR
I2C
TEA
08:15
RCS
MCS
Reserved
LOGICAL
MC_LAT
MCE
16:23
PORT15
PORT14
PORT13
PORT12
PORT11
PORT10
PORT9
PORT8
24:31
PORT7
PORT6
PORT5
PORT4
PORT3
PORT2
PORT1
PORT0
Bits
Name
Description
Type
Reset Value
0
RESET
Reset Status
0 = No reset has occurred since the last time this bit was
cleared.
1 = A reset has occurred since the last time this bit was
cleared.
This indicates a hardware reset of the Tsi578. This bit is set
to 1 on a hardware reset, and cleared to 0 when the I
2
C
R
0
Содержание Tsi578
Страница 1: ...IDT Tsi578 Serial RapidIO Switch User Manual June 6 2016 Titl ...
Страница 20: ...About this Document 20 Tsi578 User Manual June 6 2016 Integrated Device Technology www idt com ...
Страница 102: ...4 Internal Switching Fabric Packet Queuing 102 Tsi578 User Manual June 6 2016 Integrated Device Technology www idt com ...
Страница 228: ...11 Signals Pinlist and Ballmap 228 Tsi578 User Manual June 6 2016 Integrated Device Technology www idt com ...
Страница 504: ...B Clocking P_CLK Programming 504 Tsi578 User Manual June 6 2016 Integrated Device Technology www idt com ...
Страница 526: ...Index 526 Tsi578 User Manual June 6 2016 Integrated Device Technology www idt com ...