
Rev. 1.20
54
November 20, 2019
Rev. 1.20
55
November 20, 2019
HT66F2740
12V High Current Flash MCU
HT66F2740
12V High Current Flash MCU
The following table indicates the way in which the various components of the microcontroller are
affected after a power-on reset occurs.
Item
Condition after Reset
Program Counter
Reset to zero
Interrupts
All interrupts will be disabled
WDT, Time Bases
Clear after reset, WDT begins counting
Timer Modules
Timer Modules will be turned off
Input/Output Ports
I/O ports will be setup as inputs
Stack Pointer
Stack Pointer will point to the top of the stack
The different kinds of resets all affect the internal registers of the microcontroller in different ways.
To ensure reliable continuation of normal program execution after a reset occurs, it is important to
know what condition the microcontroller is in after a particular reset occurs. The following table
describes how each type of reset affects each of the microcontroller internal registers.
Register
Power On Reset
LVR Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(IDLE/SLEEP)
IAR0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MP0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
IAR1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MP1L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MP1H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
ACC
x x x x x x x x
u u u u u u u u
u u u u u u u u
u u u u u u u u
PCL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
TBLP
x x x x x x x x
u u u u u u u u
u u u u u u u u
u u u u u u u u
TBLH
x x x x x x x x
u u u u u u u u
u u u u u u u u
u u u u u u u u
TBHP
- - - - x x x x
- - - - u u u u
- - - - u u u u
- - - - u u u u
STATUS
x x 0 0 x x x x
u u u u u u u u
u u 1 u u u u u
u u 11 u u u u
IAR2
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MP2L
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MP2H
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
RSTFC
- - - - - x 0 0
- - - - - 1 u u
- - - - - u u u
- - - - - u u u
INTC0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
INTC1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
INTC2
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
INTC3
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PA
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
u u u u u u u u
PAC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
u u u u u u u u
PAPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
PAWU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u
MFI
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - u u - - u u
WDTC
0 1 0 1 0 0 11
0 1 0 1 0 0 11
0 1 0 1 0 0 11
u u u u u u u u
SCC
0 0 1 - - - 0 0
0 0 1 - - - 0 0
0 0 1 - - - 0 0
u u u - - - u u
HIRCC
- - - - 0 0 0 1
- - - - 0 0 0 1
- - - - 0 0 0 1
- - - - u u u u
LVDC
- - 0 0 0 0 0 0
- - 0 0 0 0 0 0
- - 0 0 0 0 0 0
- - u u u u u u
LVRC
0 1 0 1 0 1 0 1
u u u u u u u u
0 1 0 1 0 1 0 1
u u u u u u u u
EEA
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- u u u u u u u
EED
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
u u u u u u u u