Page iv
5.3.2
Interrupt Priority Level Setting Register B (IPRB) ......................................
77
5.3.3
Vector Number Setting Register WDT (VCRWDT) ....................................
79
5.3.4
Vector Number Setting Register A (VCRA) ..............................................
79
5.3.5
Vector Number Setting Register B (VCRB)...............................................
80
5.3.6
Vector Number Setting Register C (VCRC)...............................................
81
5.3.7
Vector Number Setting Register D (VCRD) ..............................................
82
5.3.8
Interrupt Control Register (ICR)..............................................................
83
5.4
Interrupt Operation ..........................................................................................
84
5.4.1
Interrupt Sequence................................................................................
84
5.4.2
Stack after Interrupt Exception Processing.................................................
87
5.5
Interrupt Response Time...................................................................................
87
5.6
Sampling of the IRL Pins (0–3)..........................................................................
89
5.7
Notes on Use ..................................................................................................
90
Section 6 User Break Controller
.......................................................................
95
6.1
Overview.......................................................................................................
95
6.1.1
Features..............................................................................................
95
6.1.2
Block Diagram.....................................................................................
96
6.1.3
Register Configuration ..........................................................................
97
6.2
Register Descriptions .......................................................................................
98
6.2.1
Break Address Register A (BARA)..........................................................
98
6.2.2
Break Address Mask Register A (BAMRA)...............................................
99
6.2.3
Break Bus Cycle Register A (BBRA) ....................................................... 100
6.2.4
Break Address Register B (BARB) .......................................................... 102
6.2.5
Break Address Mask Register B (BAMRB)............................................... 102
6.2.6
Break Data Register B (BDRB)............................................................... 102
6.2.7
Break Data Mask Register B (BDMRB).................................................... 103
6.2.8
Bus Break Register B (BBRB) ................................................................ 104
6.2.9
Break Control Register (BRCR) .............................................................. 105
6.3
Operation....................................................................................................... 108
6.3.1
Flow of the User Break Operation............................................................ 108
6.3.2
Break on Instruction Fetch Cycle............................................................. 109
6.3.3
Break on Data Access Cycle................................................................... 109
6.3.4
Break on External Bus Cycle .................................................................. 110
6.3.5
Program Counter (PC) Values Saved........................................................ 110
6.3.6
Use Examples...................................................................................... 111
6.3.7
Notes on Use ....................................................................................... 113
6.3.8
SH7000-Series Compatibility Mode......................................................... 114
Section 7 Bus State Controller (BSC)
............................................................... 117
7.1
Overview....................................................................................................... 117
7.1.1
Features.............................................................................................. 117
7.1.2
Block Diagram..................................................................................... 118
Содержание SH7095
Страница 1: ...SH7095 Hardware User Manual ...
Страница 16: ...Hitachi 5 1 2 Block Diagram Figure 1 1 is a block diagram of the SH7095 Figure 1 1 Block Diagram ...
Страница 23: ...12 Hitachi ...
Страница 63: ...52 Hitachi ...
Страница 77: ...66 Hitachi ...
Страница 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Страница 127: ...116 Hitachi ...
Страница 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Страница 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Страница 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Страница 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Страница 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Страница 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Страница 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Страница 178: ...Hitachi 167 a Phase Shifted 90 by PLL b Phase Shift Using PLL is 0 Figure 7 28 Phase Shift with the PLL ...
Страница 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Страница 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Страница 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Страница 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Страница 218: ...Hitachi 207 EX Instruction execution MA Memory Access WB Write back Figure 8 3 Reading during a Cache Hit ...
Страница 231: ...220 Hitachi ...
Страница 287: ...276 Hitachi ...
Страница 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Страница 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Страница 333: ...322 Hitachi ...
Страница 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Страница 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Страница 395: ...384 Hitachi ...
Страница 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Страница 405: ...394 Hitachi Figure 15 7 Reset Input Timing Figure 15 8 Interrupt Signal Input Timing With PLL1 Off ...
Страница 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Страница 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Страница 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Страница 439: ...428 Hitachi Figure 15 36 Synchronous DRAM Auto Refresh Cycle Shown From Precharge Cycle TRP 1 Cycle TRAS 2 Cycles ...
Страница 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Страница 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Страница 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Страница 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Страница 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Страница 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Страница 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Страница 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Страница 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Страница 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Страница 490: ...Hitachi 479 B 2 Register Chart ...